sdhci-cadence.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. * Copyright (C) 2016 Socionext Inc.
  3. * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <linux/bitfield.h>
  10. #include <linux/io.h>
  11. #include <linux/iopoll.h>
  12. #include <linux/sizes.h>
  13. #include <libfdt.h>
  14. #include <mmc.h>
  15. #include <sdhci.h>
  16. /* HRS - Host Register Set (specific to Cadence) */
  17. #define SDHCI_CDNS_HRS04 0x10 /* PHY access port */
  18. #define SDHCI_CDNS_HRS04_ACK BIT(26)
  19. #define SDHCI_CDNS_HRS04_RD BIT(25)
  20. #define SDHCI_CDNS_HRS04_WR BIT(24)
  21. #define SDHCI_CDNS_HRS04_RDATA GENMASK(23, 16)
  22. #define SDHCI_CDNS_HRS04_WDATA GENMASK(15, 8)
  23. #define SDHCI_CDNS_HRS04_ADDR GENMASK(5, 0)
  24. #define SDHCI_CDNS_HRS06 0x18 /* eMMC control */
  25. #define SDHCI_CDNS_HRS06_TUNE_UP BIT(15)
  26. #define SDHCI_CDNS_HRS06_TUNE GENMASK(13, 8)
  27. #define SDHCI_CDNS_HRS06_MODE GENMASK(2, 0)
  28. #define SDHCI_CDNS_HRS06_MODE_SD 0x0
  29. #define SDHCI_CDNS_HRS06_MODE_MMC_SDR 0x2
  30. #define SDHCI_CDNS_HRS06_MODE_MMC_DDR 0x3
  31. #define SDHCI_CDNS_HRS06_MODE_MMC_HS200 0x4
  32. #define SDHCI_CDNS_HRS06_MODE_MMC_HS400 0x5
  33. #define SDHCI_CDNS_HRS06_MODE_MMC_HS400ES 0x6
  34. /* SRS - Slot Register Set (SDHCI-compatible) */
  35. #define SDHCI_CDNS_SRS_BASE 0x200
  36. /* PHY */
  37. #define SDHCI_CDNS_PHY_DLY_SD_HS 0x00
  38. #define SDHCI_CDNS_PHY_DLY_SD_DEFAULT 0x01
  39. #define SDHCI_CDNS_PHY_DLY_UHS_SDR12 0x02
  40. #define SDHCI_CDNS_PHY_DLY_UHS_SDR25 0x03
  41. #define SDHCI_CDNS_PHY_DLY_UHS_SDR50 0x04
  42. #define SDHCI_CDNS_PHY_DLY_UHS_DDR50 0x05
  43. #define SDHCI_CDNS_PHY_DLY_EMMC_LEGACY 0x06
  44. #define SDHCI_CDNS_PHY_DLY_EMMC_SDR 0x07
  45. #define SDHCI_CDNS_PHY_DLY_EMMC_DDR 0x08
  46. #define SDHCI_CDNS_PHY_DLY_SDCLK 0x0b
  47. #define SDHCI_CDNS_PHY_DLY_HSMMC 0x0c
  48. #define SDHCI_CDNS_PHY_DLY_STROBE 0x0d
  49. /*
  50. * The tuned val register is 6 bit-wide, but not the whole of the range is
  51. * available. The range 0-42 seems to be available (then 43 wraps around to 0)
  52. * but I am not quite sure if it is official. Use only 0 to 39 for safety.
  53. */
  54. #define SDHCI_CDNS_MAX_TUNING_LOOP 40
  55. struct sdhci_cdns_plat {
  56. struct mmc_config cfg;
  57. struct mmc mmc;
  58. void __iomem *hrs_addr;
  59. };
  60. struct sdhci_cdns_phy_cfg {
  61. const char *property;
  62. u8 addr;
  63. };
  64. static const struct sdhci_cdns_phy_cfg sdhci_cdns_phy_cfgs[] = {
  65. { "cdns,phy-input-delay-sd-highspeed", SDHCI_CDNS_PHY_DLY_SD_HS, },
  66. { "cdns,phy-input-delay-legacy", SDHCI_CDNS_PHY_DLY_SD_DEFAULT, },
  67. { "cdns,phy-input-delay-sd-uhs-sdr12", SDHCI_CDNS_PHY_DLY_UHS_SDR12, },
  68. { "cdns,phy-input-delay-sd-uhs-sdr25", SDHCI_CDNS_PHY_DLY_UHS_SDR25, },
  69. { "cdns,phy-input-delay-sd-uhs-sdr50", SDHCI_CDNS_PHY_DLY_UHS_SDR50, },
  70. { "cdns,phy-input-delay-sd-uhs-ddr50", SDHCI_CDNS_PHY_DLY_UHS_DDR50, },
  71. { "cdns,phy-input-delay-mmc-highspeed", SDHCI_CDNS_PHY_DLY_EMMC_SDR, },
  72. { "cdns,phy-input-delay-mmc-ddr", SDHCI_CDNS_PHY_DLY_EMMC_DDR, },
  73. { "cdns,phy-dll-delay-sdclk", SDHCI_CDNS_PHY_DLY_SDCLK, },
  74. { "cdns,phy-dll-delay-sdclk-hsmmc", SDHCI_CDNS_PHY_DLY_HSMMC, },
  75. { "cdns,phy-dll-delay-strobe", SDHCI_CDNS_PHY_DLY_STROBE, },
  76. };
  77. static int sdhci_cdns_write_phy_reg(struct sdhci_cdns_plat *plat,
  78. u8 addr, u8 data)
  79. {
  80. void __iomem *reg = plat->hrs_addr + SDHCI_CDNS_HRS04;
  81. u32 tmp;
  82. int ret;
  83. tmp = FIELD_PREP(SDHCI_CDNS_HRS04_WDATA, data) |
  84. FIELD_PREP(SDHCI_CDNS_HRS04_ADDR, addr);
  85. writel(tmp, reg);
  86. tmp |= SDHCI_CDNS_HRS04_WR;
  87. writel(tmp, reg);
  88. ret = readl_poll_timeout(reg, tmp, tmp & SDHCI_CDNS_HRS04_ACK, 10);
  89. if (ret)
  90. return ret;
  91. tmp &= ~SDHCI_CDNS_HRS04_WR;
  92. writel(tmp, reg);
  93. return 0;
  94. }
  95. static int sdhci_cdns_phy_init(struct sdhci_cdns_plat *plat,
  96. const void *fdt, int nodeoffset)
  97. {
  98. const fdt32_t *prop;
  99. int ret, i;
  100. for (i = 0; i < ARRAY_SIZE(sdhci_cdns_phy_cfgs); i++) {
  101. prop = fdt_getprop(fdt, nodeoffset,
  102. sdhci_cdns_phy_cfgs[i].property, NULL);
  103. if (!prop)
  104. continue;
  105. ret = sdhci_cdns_write_phy_reg(plat,
  106. sdhci_cdns_phy_cfgs[i].addr,
  107. fdt32_to_cpu(*prop));
  108. if (ret)
  109. return ret;
  110. }
  111. return 0;
  112. }
  113. static void sdhci_cdns_set_control_reg(struct sdhci_host *host)
  114. {
  115. struct mmc *mmc = host->mmc;
  116. struct sdhci_cdns_plat *plat = dev_get_platdata(mmc->dev);
  117. unsigned int clock = mmc->clock;
  118. u32 mode, tmp;
  119. /*
  120. * REVISIT:
  121. * The mode should be decided by MMC_TIMING_* like Linux, but
  122. * U-Boot does not support timing. Use the clock frequency instead.
  123. */
  124. if (clock <= 26000000) {
  125. mode = SDHCI_CDNS_HRS06_MODE_SD; /* use this for Legacy */
  126. } else if (clock <= 52000000) {
  127. if (mmc->ddr_mode)
  128. mode = SDHCI_CDNS_HRS06_MODE_MMC_DDR;
  129. else
  130. mode = SDHCI_CDNS_HRS06_MODE_MMC_SDR;
  131. } else {
  132. if (mmc->ddr_mode)
  133. mode = SDHCI_CDNS_HRS06_MODE_MMC_HS400;
  134. else
  135. mode = SDHCI_CDNS_HRS06_MODE_MMC_HS200;
  136. }
  137. tmp = readl(plat->hrs_addr + SDHCI_CDNS_HRS06);
  138. tmp &= ~SDHCI_CDNS_HRS06_MODE;
  139. tmp |= FIELD_PREP(SDHCI_CDNS_HRS06_MODE, mode);
  140. writel(tmp, plat->hrs_addr + SDHCI_CDNS_HRS06);
  141. }
  142. static const struct sdhci_ops sdhci_cdns_ops = {
  143. .set_control_reg = sdhci_cdns_set_control_reg,
  144. };
  145. static int sdhci_cdns_set_tune_val(struct sdhci_cdns_plat *plat,
  146. unsigned int val)
  147. {
  148. void __iomem *reg = plat->hrs_addr + SDHCI_CDNS_HRS06;
  149. u32 tmp;
  150. if (WARN_ON(!FIELD_FIT(SDHCI_CDNS_HRS06_TUNE, val)))
  151. return -EINVAL;
  152. tmp = readl(reg);
  153. tmp &= ~SDHCI_CDNS_HRS06_TUNE;
  154. tmp |= FIELD_PREP(SDHCI_CDNS_HRS06_TUNE, val);
  155. tmp |= SDHCI_CDNS_HRS06_TUNE_UP;
  156. writel(tmp, reg);
  157. return readl_poll_timeout(reg, tmp, !(tmp & SDHCI_CDNS_HRS06_TUNE_UP),
  158. 1);
  159. }
  160. static int __maybe_unused sdhci_cdns_execute_tuning(struct udevice *dev,
  161. unsigned int opcode)
  162. {
  163. struct sdhci_cdns_plat *plat = dev_get_platdata(dev);
  164. struct mmc *mmc = &plat->mmc;
  165. int cur_streak = 0;
  166. int max_streak = 0;
  167. int end_of_streak = 0;
  168. int i;
  169. /*
  170. * This handler only implements the eMMC tuning that is specific to
  171. * this controller. The tuning for SD timing should be handled by the
  172. * SDHCI core.
  173. */
  174. if (!IS_MMC(mmc))
  175. return -ENOTSUPP;
  176. if (WARN_ON(opcode != MMC_CMD_SEND_TUNING_BLOCK_HS200))
  177. return -EINVAL;
  178. for (i = 0; i < SDHCI_CDNS_MAX_TUNING_LOOP; i++) {
  179. if (sdhci_cdns_set_tune_val(plat, i) ||
  180. mmc_send_tuning(mmc, opcode, NULL)) { /* bad */
  181. cur_streak = 0;
  182. } else { /* good */
  183. cur_streak++;
  184. if (cur_streak > max_streak) {
  185. max_streak = cur_streak;
  186. end_of_streak = i;
  187. }
  188. }
  189. }
  190. if (!max_streak) {
  191. dev_err(dev, "no tuning point found\n");
  192. return -EIO;
  193. }
  194. return sdhci_cdns_set_tune_val(plat, end_of_streak - max_streak / 2);
  195. }
  196. static struct dm_mmc_ops sdhci_cdns_mmc_ops;
  197. static int sdhci_cdns_bind(struct udevice *dev)
  198. {
  199. struct sdhci_cdns_plat *plat = dev_get_platdata(dev);
  200. return sdhci_bind(dev, &plat->mmc, &plat->cfg);
  201. }
  202. static int sdhci_cdns_probe(struct udevice *dev)
  203. {
  204. DECLARE_GLOBAL_DATA_PTR;
  205. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  206. struct sdhci_cdns_plat *plat = dev_get_platdata(dev);
  207. struct sdhci_host *host = dev_get_priv(dev);
  208. fdt_addr_t base;
  209. int ret;
  210. base = devfdt_get_addr(dev);
  211. if (base == FDT_ADDR_T_NONE)
  212. return -EINVAL;
  213. plat->hrs_addr = devm_ioremap(dev, base, SZ_1K);
  214. if (!plat->hrs_addr)
  215. return -ENOMEM;
  216. host->name = dev->name;
  217. host->ioaddr = plat->hrs_addr + SDHCI_CDNS_SRS_BASE;
  218. host->ops = &sdhci_cdns_ops;
  219. host->quirks |= SDHCI_QUIRK_WAIT_SEND_CMD;
  220. sdhci_cdns_mmc_ops = sdhci_ops;
  221. #ifdef MMC_SUPPORTS_TUNING
  222. sdhci_cdns_mmc_ops.execute_tuning = sdhci_cdns_execute_tuning;
  223. #endif
  224. ret = mmc_of_parse(dev, &plat->cfg);
  225. if (ret)
  226. return ret;
  227. ret = sdhci_cdns_phy_init(plat, gd->fdt_blob, dev_of_offset(dev));
  228. if (ret)
  229. return ret;
  230. ret = sdhci_setup_cfg(&plat->cfg, host, 0, 0);
  231. if (ret)
  232. return ret;
  233. upriv->mmc = &plat->mmc;
  234. host->mmc = &plat->mmc;
  235. host->mmc->priv = host;
  236. return sdhci_probe(dev);
  237. }
  238. static const struct udevice_id sdhci_cdns_match[] = {
  239. { .compatible = "socionext,uniphier-sd4hc" },
  240. { .compatible = "cdns,sd4hc" },
  241. { /* sentinel */ }
  242. };
  243. U_BOOT_DRIVER(sdhci_cdns) = {
  244. .name = "sdhci-cdns",
  245. .id = UCLASS_MMC,
  246. .of_match = sdhci_cdns_match,
  247. .bind = sdhci_cdns_bind,
  248. .probe = sdhci_cdns_probe,
  249. .priv_auto_alloc_size = sizeof(struct sdhci_host),
  250. .platdata_auto_alloc_size = sizeof(struct sdhci_cdns_plat),
  251. .ops = &sdhci_cdns_mmc_ops,
  252. };