mxs_spi.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. * Freescale i.MX28 SPI driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. *
  22. * NOTE: This driver only supports the SPI-controller chipselects,
  23. * GPIO driven chipselects are not supported.
  24. */
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <spi.h>
  28. #include <asm/errno.h>
  29. #include <asm/io.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/arch/imx-regs.h>
  32. #include <asm/arch/sys_proto.h>
  33. #include <asm/arch/dma.h>
  34. #define MXS_SPI_MAX_TIMEOUT 1000000
  35. #define MXS_SPI_PORT_OFFSET 0x2000
  36. #define MXS_SSP_CHIPSELECT_MASK 0x00300000
  37. #define MXS_SSP_CHIPSELECT_SHIFT 20
  38. #define MXSSSP_SMALL_TRANSFER 512
  39. /*
  40. * CONFIG_MXS_SPI_DMA_ENABLE: Experimental mixed PIO/DMA support for MXS SPI
  41. * host. Use with utmost caution!
  42. *
  43. * Enabling this is not yet recommended since this
  44. * still doesn't support transfers to/from unaligned
  45. * addresses. Therefore this driver will not work
  46. * for example with saving environment. This is
  47. * caused by DMA alignment constraints on MXS.
  48. */
  49. struct mxs_spi_slave {
  50. struct spi_slave slave;
  51. uint32_t max_khz;
  52. uint32_t mode;
  53. struct mxs_ssp_regs *regs;
  54. struct mxs_dma_desc *desc;
  55. };
  56. static inline struct mxs_spi_slave *to_mxs_slave(struct spi_slave *slave)
  57. {
  58. return container_of(slave, struct mxs_spi_slave, slave);
  59. }
  60. void spi_init(void)
  61. {
  62. }
  63. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  64. {
  65. /* MXS SPI: 4 ports and 3 chip selects maximum */
  66. if (bus > 3 || cs > 2)
  67. return 0;
  68. else
  69. return 1;
  70. }
  71. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  72. unsigned int max_hz, unsigned int mode)
  73. {
  74. struct mxs_spi_slave *mxs_slave;
  75. uint32_t addr;
  76. struct mxs_ssp_regs *ssp_regs;
  77. int reg;
  78. struct mxs_dma_desc *desc;
  79. if (!spi_cs_is_valid(bus, cs)) {
  80. printf("mxs_spi: invalid bus %d / chip select %d\n", bus, cs);
  81. return NULL;
  82. }
  83. mxs_slave = malloc(sizeof(struct mxs_spi_slave));
  84. if (!mxs_slave)
  85. return NULL;
  86. desc = mxs_dma_desc_alloc();
  87. if (!desc)
  88. goto err_desc;
  89. if (mxs_dma_init_channel(bus))
  90. goto err_init;
  91. addr = MXS_SSP0_BASE + (bus * MXS_SPI_PORT_OFFSET);
  92. mxs_slave->slave.bus = bus;
  93. mxs_slave->slave.cs = cs;
  94. mxs_slave->max_khz = max_hz / 1000;
  95. mxs_slave->mode = mode;
  96. mxs_slave->regs = (struct mxs_ssp_regs *)addr;
  97. mxs_slave->desc = desc;
  98. ssp_regs = mxs_slave->regs;
  99. reg = readl(&ssp_regs->hw_ssp_ctrl0);
  100. reg &= ~(MXS_SSP_CHIPSELECT_MASK);
  101. reg |= cs << MXS_SSP_CHIPSELECT_SHIFT;
  102. writel(reg, &ssp_regs->hw_ssp_ctrl0);
  103. return &mxs_slave->slave;
  104. err_init:
  105. mxs_dma_desc_free(desc);
  106. err_desc:
  107. free(mxs_slave);
  108. return NULL;
  109. }
  110. void spi_free_slave(struct spi_slave *slave)
  111. {
  112. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  113. mxs_dma_desc_free(mxs_slave->desc);
  114. free(mxs_slave);
  115. }
  116. int spi_claim_bus(struct spi_slave *slave)
  117. {
  118. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  119. struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
  120. uint32_t reg = 0;
  121. mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
  122. writel(SSP_CTRL0_BUS_WIDTH_ONE_BIT, &ssp_regs->hw_ssp_ctrl0);
  123. reg = SSP_CTRL1_SSP_MODE_SPI | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS;
  124. reg |= (mxs_slave->mode & SPI_CPOL) ? SSP_CTRL1_POLARITY : 0;
  125. reg |= (mxs_slave->mode & SPI_CPHA) ? SSP_CTRL1_PHASE : 0;
  126. writel(reg, &ssp_regs->hw_ssp_ctrl1);
  127. writel(0, &ssp_regs->hw_ssp_cmd0);
  128. mx28_set_ssp_busclock(slave->bus, mxs_slave->max_khz);
  129. return 0;
  130. }
  131. void spi_release_bus(struct spi_slave *slave)
  132. {
  133. }
  134. static void mxs_spi_start_xfer(struct mxs_ssp_regs *ssp_regs)
  135. {
  136. writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_set);
  137. writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_clr);
  138. }
  139. static void mxs_spi_end_xfer(struct mxs_ssp_regs *ssp_regs)
  140. {
  141. writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_clr);
  142. writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_set);
  143. }
  144. static int mxs_spi_xfer_pio(struct mxs_spi_slave *slave,
  145. char *data, int length, int write, unsigned long flags)
  146. {
  147. struct mxs_ssp_regs *ssp_regs = slave->regs;
  148. if (flags & SPI_XFER_BEGIN)
  149. mxs_spi_start_xfer(ssp_regs);
  150. while (length--) {
  151. /* We transfer 1 byte */
  152. writel(1, &ssp_regs->hw_ssp_xfer_size);
  153. if ((flags & SPI_XFER_END) && !length)
  154. mxs_spi_end_xfer(ssp_regs);
  155. if (write)
  156. writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_clr);
  157. else
  158. writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_set);
  159. writel(SSP_CTRL0_RUN, &ssp_regs->hw_ssp_ctrl0_set);
  160. if (mxs_wait_mask_set(&ssp_regs->hw_ssp_ctrl0_reg,
  161. SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
  162. printf("MXS SPI: Timeout waiting for start\n");
  163. return -ETIMEDOUT;
  164. }
  165. if (write)
  166. writel(*data++, &ssp_regs->hw_ssp_data);
  167. writel(SSP_CTRL0_DATA_XFER, &ssp_regs->hw_ssp_ctrl0_set);
  168. if (!write) {
  169. if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_status_reg,
  170. SSP_STATUS_FIFO_EMPTY, MXS_SPI_MAX_TIMEOUT)) {
  171. printf("MXS SPI: Timeout waiting for data\n");
  172. return -ETIMEDOUT;
  173. }
  174. *data = readl(&ssp_regs->hw_ssp_data);
  175. data++;
  176. }
  177. if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_ctrl0_reg,
  178. SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
  179. printf("MXS SPI: Timeout waiting for finish\n");
  180. return -ETIMEDOUT;
  181. }
  182. }
  183. return 0;
  184. }
  185. static int mxs_spi_xfer_dma(struct mxs_spi_slave *slave,
  186. char *data, int length, int write, unsigned long flags)
  187. {
  188. struct mxs_dma_desc *desc = slave->desc;
  189. struct mxs_ssp_regs *ssp_regs = slave->regs;
  190. uint32_t ctrl0 = SSP_CTRL0_DATA_XFER;
  191. uint32_t cache_data_count;
  192. int dmach;
  193. memset(desc, 0, sizeof(struct mxs_dma_desc));
  194. desc->address = (dma_addr_t)desc;
  195. if (flags & SPI_XFER_BEGIN)
  196. ctrl0 |= SSP_CTRL0_LOCK_CS;
  197. if (flags & SPI_XFER_END)
  198. ctrl0 |= SSP_CTRL0_IGNORE_CRC;
  199. if (!write)
  200. ctrl0 |= SSP_CTRL0_READ;
  201. writel(length, &ssp_regs->hw_ssp_xfer_size);
  202. if (length % ARCH_DMA_MINALIGN)
  203. cache_data_count = roundup(length, ARCH_DMA_MINALIGN);
  204. else
  205. cache_data_count = length;
  206. if (!write) {
  207. slave->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
  208. slave->desc->cmd.address = (dma_addr_t)data;
  209. } else {
  210. slave->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
  211. slave->desc->cmd.address = (dma_addr_t)data;
  212. /* Flush data to DRAM so DMA can pick them up */
  213. flush_dcache_range((uint32_t)data,
  214. (uint32_t)(data + cache_data_count));
  215. }
  216. slave->desc->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM |
  217. (length << MXS_DMA_DESC_BYTES_OFFSET) |
  218. (1 << MXS_DMA_DESC_PIO_WORDS_OFFSET) |
  219. MXS_DMA_DESC_WAIT4END;
  220. slave->desc->cmd.pio_words[0] = ctrl0;
  221. dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + slave->slave.bus;
  222. mxs_dma_desc_append(dmach, slave->desc);
  223. if (mxs_dma_go(dmach))
  224. return -EINVAL;
  225. /* The data arrived into DRAM, invalidate cache over them */
  226. if (!write) {
  227. invalidate_dcache_range((uint32_t)data,
  228. (uint32_t)(data + cache_data_count));
  229. }
  230. return 0;
  231. }
  232. int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
  233. const void *dout, void *din, unsigned long flags)
  234. {
  235. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  236. struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
  237. int len = bitlen / 8;
  238. char dummy;
  239. int write = 0;
  240. char *data = NULL;
  241. #ifdef CONFIG_MXS_SPI_DMA_ENABLE
  242. int dma = 1;
  243. #else
  244. int dma = 0;
  245. #endif
  246. if (bitlen == 0) {
  247. if (flags & SPI_XFER_END) {
  248. din = (void *)&dummy;
  249. len = 1;
  250. } else
  251. return 0;
  252. }
  253. /* Half-duplex only */
  254. if (din && dout)
  255. return -EINVAL;
  256. /* No data */
  257. if (!din && !dout)
  258. return 0;
  259. if (dout) {
  260. data = (char *)dout;
  261. write = 1;
  262. } else if (din) {
  263. data = (char *)din;
  264. write = 0;
  265. }
  266. /*
  267. * Check for alignment, if the buffer is aligned, do DMA transfer,
  268. * PIO otherwise. This is a temporary workaround until proper bounce
  269. * buffer is in place.
  270. */
  271. if (dma) {
  272. if (((uint32_t)data) & (ARCH_DMA_MINALIGN - 1))
  273. dma = 0;
  274. if (((uint32_t)len) & (ARCH_DMA_MINALIGN - 1))
  275. dma = 0;
  276. }
  277. if (!dma || (len < MXSSSP_SMALL_TRANSFER)) {
  278. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
  279. return mxs_spi_xfer_pio(mxs_slave, data, len, write, flags);
  280. } else {
  281. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
  282. return mxs_spi_xfer_dma(mxs_slave, data, len, write, flags);
  283. }
  284. }