generic.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * Copyright (c) 2008 Eric Jarrige <eric.jarrige@armadeus.org>
  3. * Copyright (c) 2009 Ilya Yanok <yanok@emcraft.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #include <common.h>
  21. #include <div64.h>
  22. #include <netdev.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/clock.h>
  26. #ifdef CONFIG_MXC_MMC
  27. #include <asm/arch/mxcmmc.h>
  28. #endif
  29. /*
  30. * get the system pll clock in Hz
  31. *
  32. * mfi + mfn / (mfd +1)
  33. * f = 2 * f_ref * --------------------
  34. * pd + 1
  35. */
  36. static unsigned int imx_decode_pll(unsigned int pll, unsigned int f_ref)
  37. {
  38. unsigned int mfi = (pll >> 10) & 0xf;
  39. unsigned int mfn = pll & 0x3ff;
  40. unsigned int mfd = (pll >> 16) & 0x3ff;
  41. unsigned int pd = (pll >> 26) & 0xf;
  42. mfi = mfi <= 5 ? 5 : mfi;
  43. return lldiv(2 * (u64)f_ref * (mfi * (mfd + 1) + mfn),
  44. (mfd + 1) * (pd + 1));
  45. }
  46. static ulong clk_in_32k(void)
  47. {
  48. return 1024 * CONFIG_MX27_CLK32;
  49. }
  50. static ulong clk_in_26m(void)
  51. {
  52. struct pll_regs *pll = (struct pll_regs *)IMX_PLL_BASE;
  53. if (readl(&pll->cscr) & CSCR_OSC26M_DIV1P5) {
  54. /* divide by 1.5 */
  55. return 26000000 * 2 / 3;
  56. } else {
  57. return 26000000;
  58. }
  59. }
  60. static ulong imx_get_mpllclk(void)
  61. {
  62. struct pll_regs *pll = (struct pll_regs *)IMX_PLL_BASE;
  63. ulong cscr = readl(&pll->cscr);
  64. ulong fref;
  65. if (cscr & CSCR_MCU_SEL)
  66. fref = clk_in_26m();
  67. else
  68. fref = clk_in_32k();
  69. return imx_decode_pll(readl(&pll->mpctl0), fref);
  70. }
  71. static ulong imx_get_armclk(void)
  72. {
  73. struct pll_regs *pll = (struct pll_regs *)IMX_PLL_BASE;
  74. ulong cscr = readl(&pll->cscr);
  75. ulong fref = imx_get_mpllclk();
  76. ulong div;
  77. if (!(cscr & CSCR_ARM_SRC_MPLL))
  78. fref = lldiv((fref * 2), 3);
  79. div = ((cscr >> 12) & 0x3) + 1;
  80. return lldiv(fref, div);
  81. }
  82. static ulong imx_get_ahbclk(void)
  83. {
  84. struct pll_regs *pll = (struct pll_regs *)IMX_PLL_BASE;
  85. ulong cscr = readl(&pll->cscr);
  86. ulong fref = imx_get_mpllclk();
  87. ulong div;
  88. div = ((cscr >> 8) & 0x3) + 1;
  89. return lldiv(fref * 2, 3 * div);
  90. }
  91. static __attribute__((unused)) ulong imx_get_spllclk(void)
  92. {
  93. struct pll_regs *pll = (struct pll_regs *)IMX_PLL_BASE;
  94. ulong cscr = readl(&pll->cscr);
  95. ulong fref;
  96. if (cscr & CSCR_SP_SEL)
  97. fref = clk_in_26m();
  98. else
  99. fref = clk_in_32k();
  100. return imx_decode_pll(readl(&pll->spctl0), fref);
  101. }
  102. static ulong imx_decode_perclk(ulong div)
  103. {
  104. return lldiv((imx_get_mpllclk() * 2), (div * 3));
  105. }
  106. static ulong imx_get_perclk1(void)
  107. {
  108. struct pll_regs *pll = (struct pll_regs *)IMX_PLL_BASE;
  109. return imx_decode_perclk((readl(&pll->pcdr1) & 0x3f) + 1);
  110. }
  111. static ulong imx_get_perclk2(void)
  112. {
  113. struct pll_regs *pll = (struct pll_regs *)IMX_PLL_BASE;
  114. return imx_decode_perclk(((readl(&pll->pcdr1) >> 8) & 0x3f) + 1);
  115. }
  116. static __attribute__((unused)) ulong imx_get_perclk3(void)
  117. {
  118. struct pll_regs *pll = (struct pll_regs *)IMX_PLL_BASE;
  119. return imx_decode_perclk(((readl(&pll->pcdr1) >> 16) & 0x3f) + 1);
  120. }
  121. static __attribute__((unused)) ulong imx_get_perclk4(void)
  122. {
  123. struct pll_regs *pll = (struct pll_regs *)IMX_PLL_BASE;
  124. return imx_decode_perclk(((readl(&pll->pcdr1) >> 24) & 0x3f) + 1);
  125. }
  126. unsigned int mxc_get_clock(enum mxc_clock clk)
  127. {
  128. switch (clk) {
  129. case MXC_ARM_CLK:
  130. return imx_get_armclk();
  131. case MXC_UART_CLK:
  132. return imx_get_perclk1();
  133. case MXC_FEC_CLK:
  134. return imx_get_ahbclk();
  135. case MXC_ESDHC_CLK:
  136. return imx_get_perclk2();
  137. }
  138. return -1;
  139. }
  140. #if defined(CONFIG_DISPLAY_CPUINFO)
  141. int print_cpuinfo (void)
  142. {
  143. char buf[32];
  144. printf("CPU: Freescale i.MX27 at %s MHz\n\n",
  145. strmhz(buf, imx_get_mpllclk()));
  146. return 0;
  147. }
  148. #endif
  149. int cpu_eth_init(bd_t *bis)
  150. {
  151. #if defined(CONFIG_FEC_MXC)
  152. struct pll_regs *pll = (struct pll_regs *)IMX_PLL_BASE;
  153. /* enable FEC clock */
  154. writel(readl(&pll->pccr1) | PCCR1_HCLK_FEC, &pll->pccr1);
  155. writel(readl(&pll->pccr0) | PCCR0_FEC_EN, &pll->pccr0);
  156. return fecmxc_initialize(bis);
  157. #else
  158. return 0;
  159. #endif
  160. }
  161. /*
  162. * Initializes on-chip MMC controllers.
  163. * to override, implement board_mmc_init()
  164. */
  165. int cpu_mmc_init(bd_t *bis)
  166. {
  167. #ifdef CONFIG_MXC_MMC
  168. return mxc_mmc_init(bis);
  169. #else
  170. return 0;
  171. #endif
  172. }
  173. void imx_gpio_mode(int gpio_mode)
  174. {
  175. struct gpio_regs *regs = (struct gpio_regs *)IMX_GPIO_BASE;
  176. unsigned int pin = gpio_mode & GPIO_PIN_MASK;
  177. unsigned int port = (gpio_mode & GPIO_PORT_MASK) >> GPIO_PORT_SHIFT;
  178. unsigned int ocr = (gpio_mode & GPIO_OCR_MASK) >> GPIO_OCR_SHIFT;
  179. unsigned int aout = (gpio_mode & GPIO_AOUT_MASK) >> GPIO_AOUT_SHIFT;
  180. unsigned int bout = (gpio_mode & GPIO_BOUT_MASK) >> GPIO_BOUT_SHIFT;
  181. unsigned int tmp;
  182. /* Pullup enable */
  183. if (gpio_mode & GPIO_PUEN) {
  184. writel(readl(&regs->port[port].puen) | (1 << pin),
  185. &regs->port[port].puen);
  186. } else {
  187. writel(readl(&regs->port[port].puen) & ~(1 << pin),
  188. &regs->port[port].puen);
  189. }
  190. /* Data direction */
  191. if (gpio_mode & GPIO_OUT) {
  192. writel(readl(&regs->port[port].ddir) | 1 << pin,
  193. &regs->port[port].ddir);
  194. } else {
  195. writel(readl(&regs->port[port].ddir) & ~(1 << pin),
  196. &regs->port[port].ddir);
  197. }
  198. /* Primary / alternate function */
  199. if (gpio_mode & GPIO_AF) {
  200. writel(readl(&regs->port[port].gpr) | (1 << pin),
  201. &regs->port[port].gpr);
  202. } else {
  203. writel(readl(&regs->port[port].gpr) & ~(1 << pin),
  204. &regs->port[port].gpr);
  205. }
  206. /* use as gpio? */
  207. if (!(gpio_mode & (GPIO_PF | GPIO_AF))) {
  208. writel(readl(&regs->port[port].gius) | (1 << pin),
  209. &regs->port[port].gius);
  210. } else {
  211. writel(readl(&regs->port[port].gius) & ~(1 << pin),
  212. &regs->port[port].gius);
  213. }
  214. /* Output / input configuration */
  215. if (pin < 16) {
  216. tmp = readl(&regs->port[port].ocr1);
  217. tmp &= ~(3 << (pin * 2));
  218. tmp |= (ocr << (pin * 2));
  219. writel(tmp, &regs->port[port].ocr1);
  220. writel(readl(&regs->port[port].iconfa1) & ~(3 << (pin * 2)),
  221. &regs->port[port].iconfa1);
  222. writel(readl(&regs->port[port].iconfa1) | aout << (pin * 2),
  223. &regs->port[port].iconfa1);
  224. writel(readl(&regs->port[port].iconfb1) & ~(3 << (pin * 2)),
  225. &regs->port[port].iconfb1);
  226. writel(readl(&regs->port[port].iconfb1) | bout << (pin * 2),
  227. &regs->port[port].iconfb1);
  228. } else {
  229. pin -= 16;
  230. tmp = readl(&regs->port[port].ocr2);
  231. tmp &= ~(3 << (pin * 2));
  232. tmp |= (ocr << (pin * 2));
  233. writel(tmp, &regs->port[port].ocr2);
  234. writel(readl(&regs->port[port].iconfa2) & ~(3 << (pin * 2)),
  235. &regs->port[port].iconfa2);
  236. writel(readl(&regs->port[port].iconfa2) | aout << (pin * 2),
  237. &regs->port[port].iconfa2);
  238. writel(readl(&regs->port[port].iconfb2) & ~(3 << (pin * 2)),
  239. &regs->port[port].iconfb2);
  240. writel(readl(&regs->port[port].iconfb2) | bout << (pin * 2),
  241. &regs->port[port].iconfb2);
  242. }
  243. }
  244. #ifdef CONFIG_MXC_UART
  245. void mx27_uart1_init_pins(void)
  246. {
  247. int i;
  248. unsigned int mode[] = {
  249. PE12_PF_UART1_TXD,
  250. PE13_PF_UART1_RXD,
  251. };
  252. for (i = 0; i < ARRAY_SIZE(mode); i++)
  253. imx_gpio_mode(mode[i]);
  254. }
  255. #endif /* CONFIG_MXC_UART */
  256. #ifdef CONFIG_FEC_MXC
  257. void mx27_fec_init_pins(void)
  258. {
  259. int i;
  260. unsigned int mode[] = {
  261. PD0_AIN_FEC_TXD0,
  262. PD1_AIN_FEC_TXD1,
  263. PD2_AIN_FEC_TXD2,
  264. PD3_AIN_FEC_TXD3,
  265. PD4_AOUT_FEC_RX_ER,
  266. PD5_AOUT_FEC_RXD1,
  267. PD6_AOUT_FEC_RXD2,
  268. PD7_AOUT_FEC_RXD3,
  269. PD8_AF_FEC_MDIO,
  270. PD9_AIN_FEC_MDC | GPIO_PUEN,
  271. PD10_AOUT_FEC_CRS,
  272. PD11_AOUT_FEC_TX_CLK,
  273. PD12_AOUT_FEC_RXD0,
  274. PD13_AOUT_FEC_RX_DV,
  275. PD14_AOUT_FEC_CLR,
  276. PD15_AOUT_FEC_COL,
  277. PD16_AIN_FEC_TX_ER,
  278. PF23_AIN_FEC_TX_EN,
  279. };
  280. for (i = 0; i < ARRAY_SIZE(mode); i++)
  281. imx_gpio_mode(mode[i]);
  282. }
  283. void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
  284. {
  285. int i;
  286. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  287. struct fuse_bank *bank = &iim->bank[0];
  288. struct fuse_bank0_regs *fuse =
  289. (struct fuse_bank0_regs *)bank->fuse_regs;
  290. for (i = 0; i < 6; i++)
  291. mac[6 - 1 - i] = readl(&fuse->mac_addr[i]) & 0xff;
  292. }
  293. #endif /* CONFIG_FEC_MXC */
  294. #ifdef CONFIG_MXC_MMC
  295. void mx27_sd1_init_pins(void)
  296. {
  297. int i;
  298. unsigned int mode[] = {
  299. PE18_PF_SD1_D0,
  300. PE19_PF_SD1_D1,
  301. PE20_PF_SD1_D2,
  302. PE21_PF_SD1_D3,
  303. PE22_PF_SD1_CMD,
  304. PE23_PF_SD1_CLK,
  305. };
  306. for (i = 0; i < ARRAY_SIZE(mode); i++)
  307. imx_gpio_mode(mode[i]);
  308. }
  309. void mx27_sd2_init_pins(void)
  310. {
  311. int i;
  312. unsigned int mode[] = {
  313. PB4_PF_SD2_D0,
  314. PB5_PF_SD2_D1,
  315. PB6_PF_SD2_D2,
  316. PB7_PF_SD2_D3,
  317. PB8_PF_SD2_CMD,
  318. PB9_PF_SD2_CLK,
  319. };
  320. for (i = 0; i < ARRAY_SIZE(mode); i++)
  321. imx_gpio_mode(mode[i]);
  322. }
  323. #endif /* CONFIG_MXC_MMC */