omap3_evm.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * Configuration settings for the TI OMAP3 EVM board.
  3. *
  4. * Copyright (C) 2006-2011 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * Author :
  7. * Manikandan Pillai <mani.pillai@ti.com>
  8. * Derived from Beagle Board and 3430 SDP code by
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. * Syed Mohammed Khasim <khasim@ti.com>
  11. *
  12. * Manikandan Pillai <mani.pillai@ti.com>
  13. *
  14. * SPDX-License-Identifier: GPL-2.0+
  15. */
  16. #ifndef __OMAP3EVM_CONFIG_H
  17. #define __OMAP3EVM_CONFIG_H
  18. #include <asm/arch/cpu.h>
  19. #include <asm/arch/omap.h>
  20. /* ----------------------------------------------------------------------------
  21. * Supported U-Boot commands
  22. * ----------------------------------------------------------------------------
  23. */
  24. #define CONFIG_CMD_JFFS2
  25. #define CONFIG_CMD_NAND
  26. /* ----------------------------------------------------------------------------
  27. * Supported U-Boot features
  28. * ----------------------------------------------------------------------------
  29. */
  30. #define CONFIG_SYS_LONGHELP
  31. /* Display CPU and Board information */
  32. #define CONFIG_DISPLAY_CPUINFO
  33. #define CONFIG_DISPLAY_BOARDINFO
  34. /* Allow to overwrite serial and ethaddr */
  35. #define CONFIG_ENV_OVERWRITE
  36. /* Add auto-completion support */
  37. #define CONFIG_AUTO_COMPLETE
  38. /* ----------------------------------------------------------------------------
  39. * Supported hardware
  40. * ----------------------------------------------------------------------------
  41. */
  42. /* MMC */
  43. #define CONFIG_MMC
  44. #define CONFIG_GENERIC_MMC
  45. #define CONFIG_OMAP_HSMMC
  46. /* SPL */
  47. #define CONFIG_SPL_MMC_SUPPORT
  48. #define CONFIG_SPL_FAT_SUPPORT
  49. #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
  50. #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
  51. #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
  52. #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
  53. /* Partition tables */
  54. #define CONFIG_EFI_PARTITION
  55. #define CONFIG_DOS_PARTITION
  56. /* USB
  57. *
  58. * Enable CONFIG_USB_MUSB_HCD for Host functionalities MSC, keyboard
  59. * Enable CONFIG_USB_MUSB_UDD for Device functionalities.
  60. */
  61. #define CONFIG_USB_OMAP3
  62. #define CONFIG_USB_MUSB_HCD
  63. /* #define CONFIG_USB_MUSB_UDC */
  64. /* NAND SPL */
  65. #define CONFIG_SPL_NAND_SIMPLE
  66. #define CONFIG_SPL_NAND_SUPPORT
  67. #define CONFIG_SPL_NAND_BASE
  68. #define CONFIG_SPL_NAND_DRIVERS
  69. #define CONFIG_SPL_NAND_ECC
  70. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  71. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  72. #define CONFIG_SYS_NAND_PAGE_SIZE 2048
  73. #define CONFIG_SYS_NAND_OOBSIZE 64
  74. #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
  75. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
  76. #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
  77. 10, 11, 12, 13}
  78. #define CONFIG_SYS_NAND_ECCSIZE 512
  79. #define CONFIG_SYS_NAND_ECCBYTES 3
  80. #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
  81. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
  82. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
  83. /*
  84. * High level configuration options
  85. */
  86. #define CONFIG_OMAP /* This is TI OMAP core */
  87. #define CONFIG_OMAP_GPIO
  88. #define CONFIG_OMAP_COMMON
  89. /* Common ARM Erratas */
  90. #define CONFIG_ARM_ERRATA_454179
  91. #define CONFIG_ARM_ERRATA_430973
  92. #define CONFIG_ARM_ERRATA_621766
  93. #define CONFIG_SDRC /* The chip has SDRC controller */
  94. #define CONFIG_OMAP3_EVM /* This is a OMAP3 EVM */
  95. #define CONFIG_TWL4030_POWER /* with TWL4030 PMIC */
  96. /*
  97. * Clock related definitions
  98. */
  99. #define V_OSCK 26000000 /* Clock output from T2 */
  100. #define V_SCLK (V_OSCK >> 1)
  101. /*
  102. * OMAP3 has 12 GP timers, they can be driven by the system clock
  103. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  104. * This rate is divided by a local divisor.
  105. */
  106. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  107. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  108. /* Size of environment - 128KB */
  109. #define CONFIG_ENV_SIZE (128 << 10)
  110. /* Size of malloc pool */
  111. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  112. /*
  113. * Physical Memory Map
  114. * Note 1: CS1 may or may not be populated
  115. * Note 2: SDRAM size is expected to be at least 32MB
  116. */
  117. #define CONFIG_NR_DRAM_BANKS 2
  118. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  119. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  120. /* Limits for memtest */
  121. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  122. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  123. 0x01F00000) /* 31MB */
  124. /* Default load address */
  125. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0)
  126. /* -----------------------------------------------------------------------------
  127. * Hardware drivers
  128. * -----------------------------------------------------------------------------
  129. */
  130. /*
  131. * NS16550 Configuration
  132. */
  133. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  134. #define CONFIG_SYS_NS16550_SERIAL
  135. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  136. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  137. /*
  138. * select serial console configuration
  139. */
  140. #define CONFIG_CONS_INDEX 1
  141. #define CONFIG_SERIAL1 1 /* UART1 on OMAP3 EVM */
  142. #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
  143. #define CONFIG_BAUDRATE 115200
  144. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  145. 115200}
  146. /*
  147. * I2C
  148. */
  149. #define CONFIG_SYS_I2C
  150. #define CONFIG_SYS_OMAP24_I2C_SPEED 100000
  151. #define CONFIG_SYS_OMAP24_I2C_SLAVE 1
  152. #define CONFIG_SYS_I2C_OMAP34XX
  153. /*
  154. * PISMO support
  155. */
  156. /* Monitor at start of flash - Reserve 2 sectors */
  157. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  158. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  159. /* Start location & size of environment */
  160. #define ONENAND_ENV_OFFSET 0x260000
  161. #define SMNAND_ENV_OFFSET 0x260000
  162. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  163. /*
  164. * NAND
  165. */
  166. /* Physical address to access NAND */
  167. #define CONFIG_SYS_NAND_ADDR NAND_BASE
  168. /* Physical address to access NAND at CS0 */
  169. #define CONFIG_SYS_NAND_BASE NAND_BASE
  170. /* Max number of NAND devices */
  171. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  172. #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
  173. /* Timeout values (in ticks) */
  174. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  175. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  176. /* Flash banks JFFS2 should use */
  177. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  178. CONFIG_SYS_MAX_NAND_DEVICE)
  179. #define CONFIG_SYS_JFFS2_MEM_NAND
  180. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  181. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  182. #define CONFIG_JFFS2_NAND
  183. /* nand device jffs2 lives on */
  184. #define CONFIG_JFFS2_DEV "nand0"
  185. /* Start of jffs2 partition */
  186. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  187. /* Size of jffs2 partition */
  188. #define CONFIG_JFFS2_PART_SIZE 0xf980000
  189. /*
  190. * USB
  191. */
  192. #ifdef CONFIG_USB_OMAP3
  193. #ifdef CONFIG_USB_MUSB_HCD
  194. #define CONFIG_USB_STORAGE
  195. #define CONGIG_CMD_STORAGE
  196. #ifdef CONFIG_USB_KEYBOARD
  197. #define CONFIG_SYS_USB_EVENT_POLL
  198. #define CONFIG_PREBOOT "usb start"
  199. #endif /* CONFIG_USB_KEYBOARD */
  200. #endif /* CONFIG_USB_MUSB_HCD */
  201. #ifdef CONFIG_USB_MUSB_UDC
  202. /* USB device configuration */
  203. #define CONFIG_USB_DEVICE
  204. #define CONFIG_USB_TTY
  205. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  206. /* Change these to suit your needs */
  207. #define CONFIG_USBD_VENDORID 0x0451
  208. #define CONFIG_USBD_PRODUCTID 0x5678
  209. #define CONFIG_USBD_MANUFACTURER "Texas Instruments"
  210. #define CONFIG_USBD_PRODUCT_NAME "EVM"
  211. #endif /* CONFIG_USB_MUSB_UDC */
  212. #endif /* CONFIG_USB_OMAP3 */
  213. /* ----------------------------------------------------------------------------
  214. * U-Boot features
  215. * ----------------------------------------------------------------------------
  216. */
  217. #define CONFIG_SYS_MAXARGS 16 /* max args for a command */
  218. #define CONFIG_MISC_INIT_R
  219. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  220. #define CONFIG_SETUP_MEMORY_TAGS
  221. #define CONFIG_INITRD_TAG
  222. #define CONFIG_REVISION_TAG
  223. /* Size of Console IO buffer */
  224. #define CONFIG_SYS_CBSIZE 512
  225. /* Size of print buffer */
  226. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  227. sizeof(CONFIG_SYS_PROMPT) + 16)
  228. /* Size of bootarg buffer */
  229. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  230. #define CONFIG_BOOTFILE "uImage"
  231. /*
  232. * NAND / OneNAND
  233. */
  234. #if defined(CONFIG_CMD_NAND)
  235. #define CONFIG_SYS_FLASH_BASE NAND_BASE
  236. #define CONFIG_NAND_OMAP_GPMC
  237. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  238. #elif defined(CONFIG_CMD_ONENAND)
  239. #define CONFIG_SYS_FLASH_BASE ONENAND_MAP
  240. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  241. #endif
  242. #if !defined(CONFIG_ENV_IS_NOWHERE)
  243. #if defined(CONFIG_CMD_NAND)
  244. #define CONFIG_ENV_IS_IN_NAND
  245. #elif defined(CONFIG_CMD_ONENAND)
  246. #define CONFIG_ENV_IS_IN_ONENAND
  247. #define CONFIG_ENV_OFFSET ONENAND_ENV_OFFSET
  248. #endif
  249. #endif /* CONFIG_ENV_IS_NOWHERE */
  250. #define CONFIG_ENV_ADDR CONFIG_ENV_OFFSET
  251. #if defined(CONFIG_CMD_NET)
  252. /* Ethernet (SMSC9115 from SMSC9118 family) */
  253. #define CONFIG_SMC911X
  254. #define CONFIG_SMC911X_32_BIT
  255. #define CONFIG_SMC911X_BASE 0x2C000000
  256. /* BOOTP fields */
  257. #define CONFIG_BOOTP_SUBNETMASK 0x00000001
  258. #define CONFIG_BOOTP_GATEWAY 0x00000002
  259. #define CONFIG_BOOTP_HOSTNAME 0x00000004
  260. #define CONFIG_BOOTP_BOOTPATH 0x00000010
  261. #endif /* CONFIG_CMD_NET */
  262. /* Support for relocation */
  263. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  264. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  265. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  266. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  267. CONFIG_SYS_INIT_RAM_SIZE - \
  268. GENERATED_GBL_DATA_SIZE)
  269. /* -----------------------------------------------------------------------------
  270. * Board specific
  271. * -----------------------------------------------------------------------------
  272. */
  273. #define CONFIG_SYS_NO_FLASH
  274. /* Uncomment to define the board revision statically */
  275. /* #define CONFIG_STATIC_BOARD_REV OMAP3EVM_BOARD_GEN_2 */
  276. /* Defines for SPL */
  277. #define CONFIG_SPL_FRAMEWORK
  278. #define CONFIG_SPL_TEXT_BASE 0x40200800
  279. #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
  280. CONFIG_SPL_TEXT_BASE)
  281. #define CONFIG_SPL_BSS_START_ADDR 0x80000000
  282. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
  283. #define CONFIG_SPL_BOARD_INIT
  284. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  285. #define CONFIG_SPL_LIBDISK_SUPPORT
  286. #define CONFIG_SPL_I2C_SUPPORT
  287. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  288. #define CONFIG_SPL_SERIAL_SUPPORT
  289. #define CONFIG_SPL_POWER_SUPPORT
  290. #define CONFIG_SPL_OMAP3_ID_NAND
  291. #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
  292. /*
  293. * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
  294. * 64 bytes before this address should be set aside for u-boot.img's
  295. * header. That is 0x800FFFC0--0x80100000 should not be used for any
  296. * other needs.
  297. */
  298. #define CONFIG_SYS_TEXT_BASE 0x80100000
  299. #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
  300. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
  301. /* -----------------------------------------------------------------------------
  302. * Default environment
  303. * -----------------------------------------------------------------------------
  304. */
  305. #define CONFIG_EXTRA_ENV_SETTINGS \
  306. "loadaddr=0x82000000\0" \
  307. "usbtty=cdc_acm\0" \
  308. "mmcdev=0\0" \
  309. "console=ttyO0,115200n8\0" \
  310. "mmcargs=setenv bootargs console=${console} " \
  311. "root=/dev/mmcblk0p2 rw " \
  312. "rootfstype=ext3 rootwait\0" \
  313. "nandargs=setenv bootargs console=${console} " \
  314. "root=/dev/mtdblock4 rw " \
  315. "rootfstype=jffs2\0" \
  316. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  317. "bootscript=echo Running bootscript from mmc ...; " \
  318. "source ${loadaddr}\0" \
  319. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  320. "mmcboot=echo Booting from mmc ...; " \
  321. "run mmcargs; " \
  322. "bootm ${loadaddr}\0" \
  323. "nandboot=echo Booting from nand ...; " \
  324. "run nandargs; " \
  325. "onenand read ${loadaddr} 280000 400000; " \
  326. "bootm ${loadaddr}\0" \
  327. #define CONFIG_BOOTCOMMAND \
  328. "mmc dev ${mmcdev}; if mmc rescan; then " \
  329. "if run loadbootscript; then " \
  330. "run bootscript; " \
  331. "else " \
  332. "if run loaduimage; then " \
  333. "run mmcboot; " \
  334. "else run nandboot; " \
  335. "fi; " \
  336. "fi; " \
  337. "else run nandboot; fi"
  338. #endif /* __OMAP3EVM_CONFIG_H */