omap.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments, <www.ti.com>
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Syed Mohammed Khasim <x0khasim@ti.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef _OMAP3_H_
  10. #define _OMAP3_H_
  11. #include <linux/sizes.h>
  12. /* Stuff on L3 Interconnect */
  13. #define SMX_APE_BASE 0x68000000
  14. /* GPMC */
  15. #define OMAP34XX_GPMC_BASE 0x6E000000
  16. /* SMS */
  17. #define OMAP34XX_SMS_BASE 0x6C000000
  18. /* SDRC */
  19. #define OMAP34XX_SDRC_BASE 0x6D000000
  20. /*
  21. * L4 Peripherals - L4 Wakeup and L4 Core now
  22. */
  23. #define OMAP34XX_CORE_L4_IO_BASE 0x48000000
  24. #define OMAP34XX_WAKEUP_L4_IO_BASE 0x48300000
  25. #define OMAP34XX_ID_L4_IO_BASE 0x4830A200
  26. #define OMAP34XX_L4_PER 0x49000000
  27. #define OMAP34XX_L4_IO_BASE OMAP34XX_CORE_L4_IO_BASE
  28. /* DMA4/SDMA */
  29. #define OMAP34XX_DMA4_BASE 0x48056000
  30. /* CONTROL */
  31. #define OMAP34XX_CTRL_BASE (OMAP34XX_L4_IO_BASE + 0x2000)
  32. #ifndef __ASSEMBLY__
  33. /* Signal Integrity Parameter Control Registers */
  34. struct control_prog_io {
  35. unsigned char res[0x408];
  36. unsigned int io2; /* 0x408 */
  37. unsigned char res2[0x38];
  38. unsigned int io0; /* 0x444 */
  39. unsigned int io1; /* 0x448 */
  40. };
  41. #endif /* __ASSEMBLY__ */
  42. /* Bit definition for CONTROL_PROG_IO1 */
  43. #define PRG_I2C2_PULLUPRESX 0x00000001
  44. /* Scratchpad memory */
  45. #define OMAP34XX_SCRATCHPAD (OMAP34XX_CTRL_BASE + 0x910)
  46. /* UART */
  47. #define OMAP34XX_UART1 (OMAP34XX_L4_IO_BASE + 0x6a000)
  48. #define OMAP34XX_UART2 (OMAP34XX_L4_IO_BASE + 0x6c000)
  49. #define OMAP34XX_UART3 (OMAP34XX_L4_PER + 0x20000)
  50. #define OMAP34XX_UART4 (OMAP34XX_L4_PER + 0x42000)
  51. /* General Purpose Timers */
  52. #define OMAP34XX_GPT1 0x48318000
  53. #define OMAP34XX_GPT2 0x49032000
  54. #define OMAP34XX_GPT3 0x49034000
  55. #define OMAP34XX_GPT4 0x49036000
  56. #define OMAP34XX_GPT5 0x49038000
  57. #define OMAP34XX_GPT6 0x4903A000
  58. #define OMAP34XX_GPT7 0x4903C000
  59. #define OMAP34XX_GPT8 0x4903E000
  60. #define OMAP34XX_GPT9 0x49040000
  61. #define OMAP34XX_GPT10 0x48086000
  62. #define OMAP34XX_GPT11 0x48088000
  63. #define OMAP34XX_GPT12 0x48304000
  64. /* WatchDog Timers (1 secure, 3 GP) */
  65. #define WD1_BASE 0x4830C000
  66. #define WD2_BASE 0x48314000
  67. #define WD3_BASE 0x49030000
  68. /* 32KTIMER */
  69. #define SYNC_32KTIMER_BASE 0x48320000
  70. #ifndef __ASSEMBLY__
  71. struct s32ktimer {
  72. unsigned char res[0x10];
  73. unsigned int s32k_cr; /* 0x10 */
  74. };
  75. #endif /* __ASSEMBLY__ */
  76. #ifndef __ASSEMBLY__
  77. struct gpio {
  78. unsigned char res1[0x34];
  79. unsigned int oe; /* 0x34 */
  80. unsigned int datain; /* 0x38 */
  81. unsigned char res2[0x54];
  82. unsigned int cleardataout; /* 0x90 */
  83. unsigned int setdataout; /* 0x94 */
  84. };
  85. #endif /* __ASSEMBLY__ */
  86. #define GPIO0 (0x1 << 0)
  87. #define GPIO1 (0x1 << 1)
  88. #define GPIO2 (0x1 << 2)
  89. #define GPIO3 (0x1 << 3)
  90. #define GPIO4 (0x1 << 4)
  91. #define GPIO5 (0x1 << 5)
  92. #define GPIO6 (0x1 << 6)
  93. #define GPIO7 (0x1 << 7)
  94. #define GPIO8 (0x1 << 8)
  95. #define GPIO9 (0x1 << 9)
  96. #define GPIO10 (0x1 << 10)
  97. #define GPIO11 (0x1 << 11)
  98. #define GPIO12 (0x1 << 12)
  99. #define GPIO13 (0x1 << 13)
  100. #define GPIO14 (0x1 << 14)
  101. #define GPIO15 (0x1 << 15)
  102. #define GPIO16 (0x1 << 16)
  103. #define GPIO17 (0x1 << 17)
  104. #define GPIO18 (0x1 << 18)
  105. #define GPIO19 (0x1 << 19)
  106. #define GPIO20 (0x1 << 20)
  107. #define GPIO21 (0x1 << 21)
  108. #define GPIO22 (0x1 << 22)
  109. #define GPIO23 (0x1 << 23)
  110. #define GPIO24 (0x1 << 24)
  111. #define GPIO25 (0x1 << 25)
  112. #define GPIO26 (0x1 << 26)
  113. #define GPIO27 (0x1 << 27)
  114. #define GPIO28 (0x1 << 28)
  115. #define GPIO29 (0x1 << 29)
  116. #define GPIO30 (0x1 << 30)
  117. #define GPIO31 (0x1 << 31)
  118. /* base address for indirect vectors (internal boot mode) */
  119. #define SRAM_OFFSET0 0x40000000
  120. #define SRAM_OFFSET1 0x00200000
  121. #define SRAM_OFFSET2 0x0000F800
  122. #define SRAM_VECT_CODE (SRAM_OFFSET0 | SRAM_OFFSET1 | \
  123. SRAM_OFFSET2)
  124. #define SRAM_CLK_CODE (SRAM_VECT_CODE + 64)
  125. #define NON_SECURE_SRAM_START 0x40208000 /* Works for GP & EMU */
  126. #define NON_SECURE_SRAM_END 0x40210000
  127. #define NON_SECURE_SRAM_IMG_END 0x4020F000
  128. #define SRAM_SCRATCH_SPACE_ADDR (NON_SECURE_SRAM_IMG_END - SZ_1K)
  129. #define LOW_LEVEL_SRAM_STACK 0x4020FFFC
  130. /* scratch area - accessible on both EMU and GP */
  131. #define OMAP3_PUBLIC_SRAM_SCRATCH_AREA NON_SECURE_SRAM_START
  132. #define DEBUG_LED1 149 /* gpio */
  133. #define DEBUG_LED2 150 /* gpio */
  134. #define XDR_POP 5 /* package on package part */
  135. #define SDR_DISCRETE 4 /* 128M memory SDR module */
  136. #define DDR_STACKED 3 /* stacked part on 2422 */
  137. #define DDR_COMBO 2 /* combo part on cpu daughter card */
  138. #define DDR_DISCRETE 1 /* 2x16 parts on daughter card */
  139. #define DDR_100 100 /* type found on most mem d-boards */
  140. #define DDR_111 111 /* some combo parts */
  141. #define DDR_133 133 /* most combo, some mem d-boards */
  142. #define DDR_165 165 /* future parts */
  143. #define CPU_3430 0x3430
  144. /*
  145. * 343x real hardware:
  146. * ES1 = rev 0
  147. *
  148. * ES2 onwards, the value maps to contents of IDCODE register [31:28].
  149. *
  150. * Note : CPU_3XX_ES20 is used in cache.S. Please review before changing.
  151. */
  152. #define CPU_3XX_ES10 0
  153. #define CPU_3XX_ES20 1
  154. #define CPU_3XX_ES21 2
  155. #define CPU_3XX_ES30 3
  156. #define CPU_3XX_ES31 4
  157. #define CPU_3XX_ES312 7
  158. #define CPU_3XX_MAX_REV 8
  159. /*
  160. * 37xx real hardware:
  161. * ES1.0 onwards, the value maps to contents of IDCODE register [31:28].
  162. */
  163. #define CPU_37XX_ES10 0
  164. #define CPU_37XX_ES11 1
  165. #define CPU_37XX_ES12 2
  166. #define CPU_37XX_MAX_REV 3
  167. #define CPU_3XX_ID_SHIFT 28
  168. #define WIDTH_8BIT 0x0000
  169. #define WIDTH_16BIT 0x1000 /* bit pos for 16 bit in gpmc */
  170. /*
  171. * Hawkeye values
  172. */
  173. #define HAWKEYE_OMAP34XX 0xb7ae
  174. #define HAWKEYE_AM35XX 0xb868
  175. #define HAWKEYE_OMAP36XX 0xb891
  176. #define HAWKEYE_SHIFT 12
  177. /*
  178. * Define CPU families
  179. */
  180. #define CPU_OMAP34XX 0x3400 /* OMAP34xx/OMAP35 devices */
  181. #define CPU_AM35XX 0x3500 /* AM35xx devices */
  182. #define CPU_OMAP36XX 0x3600 /* OMAP36xx devices */
  183. /*
  184. * Control status register values corresponding to cpu variants
  185. */
  186. #define OMAP3503 0x5c00
  187. #define OMAP3515 0x1c00
  188. #define OMAP3525 0x4c00
  189. #define OMAP3530 0x0c00
  190. #define AM3505 0x5c00
  191. #define AM3517 0x1c00
  192. #define OMAP3730 0x0c00
  193. /*
  194. * ROM code API related flags
  195. */
  196. #define OMAP3_GP_ROMCODE_API_L2_INVAL 1
  197. #define OMAP3_GP_ROMCODE_API_WRITE_ACR 3
  198. /*
  199. * EMU device PPA HAL related flags
  200. */
  201. #define OMAP3_EMU_HAL_API_L2_INVAL 40
  202. #define OMAP3_EMU_HAL_API_WRITE_ACR 42
  203. #define OMAP3_EMU_HAL_START_HAL_CRITICAL 4
  204. /* ABB settings */
  205. #define OMAP_ABB_SETTLING_TIME 30
  206. #define OMAP_ABB_CLOCK_CYCLES 8
  207. /* ABB tranxdone mask */
  208. #define OMAP_ABB_MPU_TXDONE_MASK (0x1 << 26)
  209. #define OMAP_REBOOT_REASON_OFFSET 0x04
  210. /* Boot parameters */
  211. #ifndef __ASSEMBLY__
  212. struct omap_boot_parameters {
  213. unsigned int boot_message;
  214. unsigned char boot_device;
  215. unsigned char reserved;
  216. unsigned char reset_reason;
  217. unsigned char ch_flags;
  218. unsigned int boot_device_descriptor;
  219. };
  220. int omap_reboot_mode(char *mode, unsigned int length);
  221. int omap_reboot_mode_clear(void);
  222. int omap_reboot_mode_store(char *mode);
  223. #endif
  224. #endif