armv7m.h 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374
  1. /*
  2. * (C) Copyright 2010,2011
  3. * Vladimir Khusainov, Emcraft Systems, vlad@emcraft.com
  4. *
  5. * (C) Copyright 2015
  6. * Kamil Lulko, <kamil.lulko@gmail.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef ARMV7M_H
  11. #define ARMV7M_H
  12. #if defined(__ASSEMBLY__)
  13. .syntax unified
  14. .thumb
  15. #endif
  16. /* armv7m fixed base addresses */
  17. #define V7M_SCS_BASE 0xE000E000
  18. #define V7M_NVIC_BASE (V7M_SCS_BASE + 0x0100)
  19. #define V7M_SCB_BASE (V7M_SCS_BASE + 0x0D00)
  20. #define V7M_PROC_FTR_BASE (V7M_SCS_BASE + 0x0D78)
  21. #define V7M_MPU_BASE (V7M_SCS_BASE + 0x0D90)
  22. #define V7M_FPU_BASE (V7M_SCS_BASE + 0x0F30)
  23. #define V7M_CACHE_MAINT_BASE (V7M_SCS_BASE + 0x0F50)
  24. #define V7M_ACCESS_CNTL_BASE (V7M_SCS_BASE + 0x0F90)
  25. #define V7M_SCB_VTOR 0x08
  26. #if !defined(__ASSEMBLY__)
  27. struct v7m_scb {
  28. uint32_t cpuid; /* CPUID Base Register */
  29. uint32_t icsr; /* Interrupt Control and State Register */
  30. uint32_t vtor; /* Vector Table Offset Register */
  31. uint32_t aircr; /* App Interrupt and Reset Control Register */
  32. uint32_t scr; /* offset 0x10: System Control Register */
  33. uint32_t ccr; /* offset 0x14: Config and Control Register */
  34. uint32_t shpr1; /* offset 0x18: System Handler Priority Reg 1 */
  35. uint32_t shpr2; /* offset 0x1c: System Handler Priority Reg 2 */
  36. uint32_t shpr3; /* offset 0x20: System Handler Priority Reg 3 */
  37. uint32_t shcrs; /* offset 0x24: System Handler Control State */
  38. uint32_t cfsr; /* offset 0x28: Configurable Fault Status Reg */
  39. uint32_t hfsr; /* offset 0x2C: HardFault Status Register */
  40. uint32_t res; /* offset 0x30: reserved */
  41. uint32_t mmar; /* offset 0x34: MemManage Fault Address Reg */
  42. uint32_t bfar; /* offset 0x38: BusFault Address Reg */
  43. uint32_t afsr; /* offset 0x3C: Auxiliary Fault Status Reg */
  44. };
  45. #define V7M_SCB ((struct v7m_scb *)V7M_SCB_BASE)
  46. #define V7M_AIRCR_VECTKEY 0x5fa
  47. #define V7M_AIRCR_VECTKEY_SHIFT 16
  48. #define V7M_AIRCR_ENDIAN (1 << 15)
  49. #define V7M_AIRCR_PRIGROUP_SHIFT 8
  50. #define V7M_AIRCR_PRIGROUP_MSK (0x7 << V7M_AIRCR_PRIGROUP_SHIFT)
  51. #define V7M_AIRCR_SYSRESET (1 << 2)
  52. #define V7M_ICSR_VECTACT_MSK 0xFF
  53. #define V7M_CCR_DCACHE 16
  54. #define V7M_CCR_ICACHE 17
  55. struct v7m_mpu {
  56. uint32_t type; /* Type Register */
  57. uint32_t ctrl; /* Control Register */
  58. uint32_t rnr; /* Region Number Register */
  59. uint32_t rbar; /* Region Base Address Register */
  60. uint32_t rasr; /* Region Attribute and Size Register */
  61. };
  62. #define V7M_MPU ((struct v7m_mpu *)V7M_MPU_BASE)
  63. #endif /* !defined(__ASSEMBLY__) */
  64. #endif /* ARMV7M_H */