marvell.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. /*
  2. * Marvell PHY drivers
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  20. * author Andy Fleming
  21. *
  22. */
  23. #include <config.h>
  24. #include <common.h>
  25. #include <phy.h>
  26. #define PHY_AUTONEGOTIATE_TIMEOUT 5000
  27. /* 88E1011 PHY Status Register */
  28. #define MIIM_88E1xxx_PHY_STATUS 0x11
  29. #define MIIM_88E1xxx_PHYSTAT_SPEED 0xc000
  30. #define MIIM_88E1xxx_PHYSTAT_GBIT 0x8000
  31. #define MIIM_88E1xxx_PHYSTAT_100 0x4000
  32. #define MIIM_88E1xxx_PHYSTAT_DUPLEX 0x2000
  33. #define MIIM_88E1xxx_PHYSTAT_SPDDONE 0x0800
  34. #define MIIM_88E1xxx_PHYSTAT_LINK 0x0400
  35. #define MIIM_88E1xxx_PHY_SCR 0x10
  36. #define MIIM_88E1xxx_PHY_MDI_X_AUTO 0x0060
  37. /* 88E1111 PHY LED Control Register */
  38. #define MIIM_88E1111_PHY_LED_CONTROL 24
  39. #define MIIM_88E1111_PHY_LED_DIRECT 0x4100
  40. #define MIIM_88E1111_PHY_LED_COMBINE 0x411C
  41. /* 88E1111 Extended PHY Specific Control Register */
  42. #define MIIM_88E1111_PHY_EXT_CR 0x14
  43. #define MIIM_88E1111_RX_DELAY 0x80
  44. #define MIIM_88E1111_TX_DELAY 0x2
  45. /* 88E1111 Extended PHY Specific Status Register */
  46. #define MIIM_88E1111_PHY_EXT_SR 0x1b
  47. #define MIIM_88E1111_HWCFG_MODE_MASK 0xf
  48. #define MIIM_88E1111_HWCFG_MODE_COPPER_RGMII 0xb
  49. #define MIIM_88E1111_HWCFG_MODE_FIBER_RGMII 0x3
  50. #define MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  51. #define MIIM_88E1111_HWCFG_MODE_COPPER_RTBI 0x9
  52. #define MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  53. #define MIIM_88E1111_HWCFG_FIBER_COPPER_RES 0x2000
  54. #define MIIM_88E1111_COPPER 0
  55. #define MIIM_88E1111_FIBER 1
  56. /* 88E1118 PHY defines */
  57. #define MIIM_88E1118_PHY_PAGE 22
  58. #define MIIM_88E1118_PHY_LED_PAGE 3
  59. /* 88E1121 PHY LED Control Register */
  60. #define MIIM_88E1121_PHY_LED_CTRL 16
  61. #define MIIM_88E1121_PHY_LED_PAGE 3
  62. #define MIIM_88E1121_PHY_LED_DEF 0x0030
  63. /* 88E1121 PHY IRQ Enable/Status Register */
  64. #define MIIM_88E1121_PHY_IRQ_EN 18
  65. #define MIIM_88E1121_PHY_IRQ_STATUS 19
  66. #define MIIM_88E1121_PHY_PAGE 22
  67. /* 88E1145 Extended PHY Specific Control Register */
  68. #define MIIM_88E1145_PHY_EXT_CR 20
  69. #define MIIM_M88E1145_RGMII_RX_DELAY 0x0080
  70. #define MIIM_M88E1145_RGMII_TX_DELAY 0x0002
  71. #define MIIM_88E1145_PHY_LED_CONTROL 24
  72. #define MIIM_88E1145_PHY_LED_DIRECT 0x4100
  73. #define MIIM_88E1145_PHY_PAGE 29
  74. #define MIIM_88E1145_PHY_CAL_OV 30
  75. #define MIIM_88E1149_PHY_PAGE 29
  76. /* Marvell 88E1011S */
  77. static int m88e1011s_config(struct phy_device *phydev)
  78. {
  79. /* Reset and configure the PHY */
  80. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  81. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
  82. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  83. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  84. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0);
  85. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  86. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  87. genphy_config_aneg(phydev);
  88. return 0;
  89. }
  90. /* Parse the 88E1011's status register for speed and duplex
  91. * information
  92. */
  93. static uint m88e1xxx_parse_status(struct phy_device *phydev)
  94. {
  95. unsigned int speed;
  96. unsigned int mii_reg;
  97. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_STATUS);
  98. if ((mii_reg & MIIM_88E1xxx_PHYSTAT_LINK) &&
  99. !(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  100. int i = 0;
  101. puts("Waiting for PHY realtime link");
  102. while (!(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  103. /* Timeout reached ? */
  104. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  105. puts(" TIMEOUT !\n");
  106. phydev->link = 0;
  107. break;
  108. }
  109. if ((i++ % 1000) == 0)
  110. putc('.');
  111. udelay(1000);
  112. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  113. MIIM_88E1xxx_PHY_STATUS);
  114. }
  115. puts(" done\n");
  116. udelay(500000); /* another 500 ms (results in faster booting) */
  117. } else {
  118. if (mii_reg & MIIM_88E1xxx_PHYSTAT_LINK)
  119. phydev->link = 1;
  120. else
  121. phydev->link = 0;
  122. }
  123. if (mii_reg & MIIM_88E1xxx_PHYSTAT_DUPLEX)
  124. phydev->duplex = DUPLEX_FULL;
  125. else
  126. phydev->duplex = DUPLEX_HALF;
  127. speed = mii_reg & MIIM_88E1xxx_PHYSTAT_SPEED;
  128. switch (speed) {
  129. case MIIM_88E1xxx_PHYSTAT_GBIT:
  130. phydev->speed = SPEED_1000;
  131. break;
  132. case MIIM_88E1xxx_PHYSTAT_100:
  133. phydev->speed = SPEED_100;
  134. break;
  135. default:
  136. phydev->speed = SPEED_10;
  137. break;
  138. }
  139. return 0;
  140. }
  141. static int m88e1011s_startup(struct phy_device *phydev)
  142. {
  143. genphy_update_link(phydev);
  144. m88e1xxx_parse_status(phydev);
  145. return 0;
  146. }
  147. /* Marvell 88E1111S */
  148. static int m88e1111s_config(struct phy_device *phydev)
  149. {
  150. int reg;
  151. int timeout;
  152. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  153. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  154. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  155. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  156. reg = phy_read(phydev,
  157. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  158. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  159. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)) {
  160. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  161. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  162. reg &= ~MIIM_88E1111_TX_DELAY;
  163. reg |= MIIM_88E1111_RX_DELAY;
  164. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  165. reg &= ~MIIM_88E1111_RX_DELAY;
  166. reg |= MIIM_88E1111_TX_DELAY;
  167. }
  168. phy_write(phydev,
  169. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  170. reg = phy_read(phydev,
  171. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  172. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  173. if (reg & MIIM_88E1111_HWCFG_FIBER_COPPER_RES)
  174. reg |= MIIM_88E1111_HWCFG_MODE_FIBER_RGMII;
  175. else
  176. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RGMII;
  177. phy_write(phydev,
  178. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR, reg);
  179. }
  180. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  181. reg = phy_read(phydev,
  182. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  183. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  184. reg |= MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK;
  185. reg |= MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  186. phy_write(phydev, MDIO_DEVAD_NONE,
  187. MIIM_88E1111_PHY_EXT_SR, reg);
  188. }
  189. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  190. reg = phy_read(phydev,
  191. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  192. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  193. phy_write(phydev,
  194. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  195. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  196. MIIM_88E1111_PHY_EXT_SR);
  197. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  198. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  199. reg |= 0x7 | MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  200. phy_write(phydev, MDIO_DEVAD_NONE,
  201. MIIM_88E1111_PHY_EXT_SR, reg);
  202. /* soft reset */
  203. timeout = 1000;
  204. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  205. udelay(1000);
  206. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  207. while ((reg & BMCR_RESET) && --timeout) {
  208. udelay(1000);
  209. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  210. }
  211. if (!timeout)
  212. printf("%s: phy soft reset timeout\n", __func__);
  213. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  214. MIIM_88E1111_PHY_EXT_SR);
  215. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  216. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  217. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RTBI |
  218. MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  219. phy_write(phydev, MDIO_DEVAD_NONE,
  220. MIIM_88E1111_PHY_EXT_SR, reg);
  221. }
  222. /* soft reset */
  223. timeout = 1000;
  224. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  225. udelay(1000);
  226. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  227. while ((reg & BMCR_RESET) && --timeout) {
  228. udelay(1000);
  229. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  230. }
  231. if (!timeout)
  232. printf("%s: phy soft reset timeout\n", __func__);
  233. genphy_config_aneg(phydev);
  234. phy_reset(phydev);
  235. return 0;
  236. }
  237. /* Marvell 88E1118 */
  238. static int m88e1118_config(struct phy_device *phydev)
  239. {
  240. /* Change Page Number */
  241. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0002);
  242. /* Delay RGMII TX and RX */
  243. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x1070);
  244. /* Change Page Number */
  245. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0003);
  246. /* Adjust LED control */
  247. phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x021e);
  248. /* Change Page Number */
  249. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  250. genphy_config_aneg(phydev);
  251. phy_reset(phydev);
  252. return 0;
  253. }
  254. static int m88e1118_startup(struct phy_device *phydev)
  255. {
  256. /* Change Page Number */
  257. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  258. genphy_update_link(phydev);
  259. m88e1xxx_parse_status(phydev);
  260. return 0;
  261. }
  262. /* Marvell 88E1121R */
  263. static int m88e1121_config(struct phy_device *phydev)
  264. {
  265. int pg;
  266. /* Configure the PHY */
  267. genphy_config_aneg(phydev);
  268. /* Switch the page to access the led register */
  269. pg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE);
  270. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE,
  271. MIIM_88E1121_PHY_LED_PAGE);
  272. /* Configure leds */
  273. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_LED_CTRL,
  274. MIIM_88E1121_PHY_LED_DEF);
  275. /* Restore the page pointer */
  276. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE, pg);
  277. /* Disable IRQs and de-assert interrupt */
  278. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_EN, 0);
  279. phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_STATUS);
  280. return 0;
  281. }
  282. /* Marvell 88E1145 */
  283. static int m88e1145_config(struct phy_device *phydev)
  284. {
  285. int reg;
  286. /* Errata E0, E1 */
  287. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x001b);
  288. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0x418f);
  289. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x0016);
  290. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0xa2da);
  291. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_SCR,
  292. MIIM_88E1xxx_PHY_MDI_X_AUTO);
  293. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR);
  294. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  295. reg |= MIIM_M88E1145_RGMII_RX_DELAY |
  296. MIIM_M88E1145_RGMII_TX_DELAY;
  297. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR, reg);
  298. genphy_config_aneg(phydev);
  299. phy_reset(phydev);
  300. return 0;
  301. }
  302. static int m88e1145_startup(struct phy_device *phydev)
  303. {
  304. genphy_update_link(phydev);
  305. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_LED_CONTROL,
  306. MIIM_88E1145_PHY_LED_DIRECT);
  307. m88e1xxx_parse_status(phydev);
  308. return 0;
  309. }
  310. /* Marvell 88E1149S */
  311. static int m88e1149_config(struct phy_device *phydev)
  312. {
  313. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x1f);
  314. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  315. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x5);
  316. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x0);
  317. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  318. genphy_config_aneg(phydev);
  319. phy_reset(phydev);
  320. return 0;
  321. }
  322. static struct phy_driver M88E1011S_driver = {
  323. .name = "Marvell 88E1011S",
  324. .uid = 0x1410c60,
  325. .mask = 0xffffff0,
  326. .features = PHY_GBIT_FEATURES,
  327. .config = &m88e1011s_config,
  328. .startup = &m88e1011s_startup,
  329. .shutdown = &genphy_shutdown,
  330. };
  331. static struct phy_driver M88E1111S_driver = {
  332. .name = "Marvell 88E1111S",
  333. .uid = 0x1410cc0,
  334. .mask = 0xffffff0,
  335. .features = PHY_GBIT_FEATURES,
  336. .config = &m88e1111s_config,
  337. .startup = &m88e1011s_startup,
  338. .shutdown = &genphy_shutdown,
  339. };
  340. static struct phy_driver M88E1118_driver = {
  341. .name = "Marvell 88E1118",
  342. .uid = 0x1410e10,
  343. .mask = 0xffffff0,
  344. .features = PHY_GBIT_FEATURES,
  345. .config = &m88e1118_config,
  346. .startup = &m88e1118_startup,
  347. .shutdown = &genphy_shutdown,
  348. };
  349. static struct phy_driver M88E1121R_driver = {
  350. .name = "Marvell 88E1121R",
  351. .uid = 0x1410cb0,
  352. .mask = 0xffffff0,
  353. .features = PHY_GBIT_FEATURES,
  354. .config = &m88e1121_config,
  355. .startup = &genphy_startup,
  356. .shutdown = &genphy_shutdown,
  357. };
  358. static struct phy_driver M88E1145_driver = {
  359. .name = "Marvell 88E1145",
  360. .uid = 0x1410cd0,
  361. .mask = 0xffffff0,
  362. .features = PHY_GBIT_FEATURES,
  363. .config = &m88e1145_config,
  364. .startup = &m88e1145_startup,
  365. .shutdown = &genphy_shutdown,
  366. };
  367. static struct phy_driver M88E1149S_driver = {
  368. .name = "Marvell 88E1149S",
  369. .uid = 0x1410ca0,
  370. .mask = 0xffffff0,
  371. .features = PHY_GBIT_FEATURES,
  372. .config = &m88e1149_config,
  373. .startup = &m88e1011s_startup,
  374. .shutdown = &genphy_shutdown,
  375. };
  376. int phy_marvell_init(void)
  377. {
  378. phy_register(&M88E1149S_driver);
  379. phy_register(&M88E1145_driver);
  380. phy_register(&M88E1121R_driver);
  381. phy_register(&M88E1118_driver);
  382. phy_register(&M88E1111S_driver);
  383. phy_register(&M88E1011S_driver);
  384. return 0;
  385. }