reset_manager_arria10.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2016-2017 Intel Corporation
  4. */
  5. #include <asm/io.h>
  6. #include <asm/arch/fpga_manager.h>
  7. #include <asm/arch/misc.h>
  8. #include <asm/arch/reset_manager.h>
  9. #include <asm/arch/system_manager.h>
  10. #include <common.h>
  11. #include <errno.h>
  12. #include <fdtdec.h>
  13. #include <wait_bit.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. static const struct socfpga_reset_manager *reset_manager_base =
  16. (void *)SOCFPGA_RSTMGR_ADDRESS;
  17. static const struct socfpga_system_manager *sysmgr_regs =
  18. (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
  19. #define ECC_MASK (ALT_RSTMGR_PER0MODRST_EMACECC0_SET_MSK | \
  20. ALT_RSTMGR_PER0MODRST_EMACECC1_SET_MSK | \
  21. ALT_RSTMGR_PER0MODRST_EMACECC2_SET_MSK | \
  22. ALT_RSTMGR_PER0MODRST_NANDECC_SET_MSK | \
  23. ALT_RSTMGR_PER0MODRST_QSPIECC_SET_MSK | \
  24. ALT_RSTMGR_PER0MODRST_SDMMCECC_SET_MSK)
  25. static const u32 per0fpgamasks[] = {
  26. ALT_RSTMGR_PER0MODRST_EMACECC0_SET_MSK |
  27. ALT_RSTMGR_PER0MODRST_EMAC0_SET_MSK,
  28. ALT_RSTMGR_PER0MODRST_EMACECC1_SET_MSK |
  29. ALT_RSTMGR_PER0MODRST_EMAC1_SET_MSK,
  30. ALT_RSTMGR_PER0MODRST_EMACECC2_SET_MSK |
  31. ALT_RSTMGR_PER0MODRST_EMAC2_SET_MSK,
  32. 0, /* i2c0 per1mod */
  33. 0, /* i2c1 per1mod */
  34. 0, /* i2c0_emac */
  35. 0, /* i2c1_emac */
  36. 0, /* i2c2_emac */
  37. ALT_RSTMGR_PER0MODRST_NANDECC_SET_MSK |
  38. ALT_RSTMGR_PER0MODRST_NAND_SET_MSK,
  39. ALT_RSTMGR_PER0MODRST_QSPIECC_SET_MSK |
  40. ALT_RSTMGR_PER0MODRST_QSPI_SET_MSK,
  41. ALT_RSTMGR_PER0MODRST_SDMMCECC_SET_MSK |
  42. ALT_RSTMGR_PER0MODRST_SDMMC_SET_MSK,
  43. ALT_RSTMGR_PER0MODRST_SPIM0_SET_MSK,
  44. ALT_RSTMGR_PER0MODRST_SPIM1_SET_MSK,
  45. ALT_RSTMGR_PER0MODRST_SPIS0_SET_MSK,
  46. ALT_RSTMGR_PER0MODRST_SPIS1_SET_MSK,
  47. 0, /* uart0 per1mod */
  48. 0, /* uart1 per1mod */
  49. };
  50. static const u32 per1fpgamasks[] = {
  51. 0, /* emac0 per0mod */
  52. 0, /* emac1 per0mod */
  53. 0, /* emac2 per0mod */
  54. ALT_RSTMGR_PER1MODRST_I2C0_SET_MSK,
  55. ALT_RSTMGR_PER1MODRST_I2C1_SET_MSK,
  56. ALT_RSTMGR_PER1MODRST_I2C2_SET_MSK, /* i2c0_emac */
  57. ALT_RSTMGR_PER1MODRST_I2C3_SET_MSK, /* i2c1_emac */
  58. ALT_RSTMGR_PER1MODRST_I2C4_SET_MSK, /* i2c2_emac */
  59. 0, /* nand per0mod */
  60. 0, /* qspi per0mod */
  61. 0, /* sdmmc per0mod */
  62. 0, /* spim0 per0mod */
  63. 0, /* spim1 per0mod */
  64. 0, /* spis0 per0mod */
  65. 0, /* spis1 per0mod */
  66. ALT_RSTMGR_PER1MODRST_UART0_SET_MSK,
  67. ALT_RSTMGR_PER1MODRST_UART1_SET_MSK,
  68. };
  69. struct bridge_cfg {
  70. int compat_id;
  71. u32 mask_noc;
  72. u32 mask_rstmgr;
  73. };
  74. static const struct bridge_cfg bridge_cfg_tbl[] = {
  75. {
  76. COMPAT_ALTERA_SOCFPGA_H2F_BRG,
  77. ALT_SYSMGR_NOC_H2F_SET_MSK,
  78. ALT_RSTMGR_BRGMODRST_H2F_SET_MSK,
  79. },
  80. {
  81. COMPAT_ALTERA_SOCFPGA_LWH2F_BRG,
  82. ALT_SYSMGR_NOC_LWH2F_SET_MSK,
  83. ALT_RSTMGR_BRGMODRST_LWH2F_SET_MSK,
  84. },
  85. {
  86. COMPAT_ALTERA_SOCFPGA_F2H_BRG,
  87. ALT_SYSMGR_NOC_F2H_SET_MSK,
  88. ALT_RSTMGR_BRGMODRST_F2H_SET_MSK,
  89. },
  90. {
  91. COMPAT_ALTERA_SOCFPGA_F2SDR0,
  92. ALT_SYSMGR_NOC_F2SDR0_SET_MSK,
  93. ALT_RSTMGR_BRGMODRST_F2SSDRAM0_SET_MSK,
  94. },
  95. {
  96. COMPAT_ALTERA_SOCFPGA_F2SDR1,
  97. ALT_SYSMGR_NOC_F2SDR1_SET_MSK,
  98. ALT_RSTMGR_BRGMODRST_F2SSDRAM1_SET_MSK,
  99. },
  100. {
  101. COMPAT_ALTERA_SOCFPGA_F2SDR2,
  102. ALT_SYSMGR_NOC_F2SDR2_SET_MSK,
  103. ALT_RSTMGR_BRGMODRST_F2SSDRAM2_SET_MSK,
  104. },
  105. };
  106. /* Disable the watchdog (toggle reset to watchdog) */
  107. void socfpga_watchdog_disable(void)
  108. {
  109. /* assert reset for watchdog */
  110. setbits_le32(&reset_manager_base->per1modrst,
  111. ALT_RSTMGR_PER1MODRST_WD0_SET_MSK);
  112. }
  113. /* Release NOC ddr scheduler from reset */
  114. void socfpga_reset_deassert_noc_ddr_scheduler(void)
  115. {
  116. clrbits_le32(&reset_manager_base->brgmodrst,
  117. ALT_RSTMGR_BRGMODRST_DDRSCH_SET_MSK);
  118. }
  119. /* Check whether Watchdog in reset state? */
  120. int socfpga_is_wdt_in_reset(void)
  121. {
  122. u32 val;
  123. val = readl(&reset_manager_base->per1modrst);
  124. val &= ALT_RSTMGR_PER1MODRST_WD0_SET_MSK;
  125. /* return 0x1 if watchdog in reset */
  126. return val;
  127. }
  128. /* emacbase: base address of emac to enable/disable reset
  129. * state: 0 - disable reset, !0 - enable reset
  130. */
  131. void socfpga_emac_manage_reset(ulong emacbase, u32 state)
  132. {
  133. ulong eccmask;
  134. ulong emacmask;
  135. switch (emacbase) {
  136. case SOCFPGA_EMAC0_ADDRESS:
  137. eccmask = ALT_RSTMGR_PER0MODRST_EMACECC0_SET_MSK;
  138. emacmask = ALT_RSTMGR_PER0MODRST_EMAC0_SET_MSK;
  139. break;
  140. case SOCFPGA_EMAC1_ADDRESS:
  141. eccmask = ALT_RSTMGR_PER0MODRST_EMACECC1_SET_MSK;
  142. emacmask = ALT_RSTMGR_PER0MODRST_EMAC1_SET_MSK;
  143. break;
  144. case SOCFPGA_EMAC2_ADDRESS:
  145. eccmask = ALT_RSTMGR_PER0MODRST_EMACECC2_SET_MSK;
  146. emacmask = ALT_RSTMGR_PER0MODRST_EMAC2_SET_MSK;
  147. break;
  148. default:
  149. pr_err("emac base address unexpected! %lx", emacbase);
  150. hang();
  151. break;
  152. }
  153. if (state) {
  154. /* Enable ECC OCP first */
  155. setbits_le32(&reset_manager_base->per0modrst, eccmask);
  156. setbits_le32(&reset_manager_base->per0modrst, emacmask);
  157. } else {
  158. /* Disable ECC OCP first */
  159. clrbits_le32(&reset_manager_base->per0modrst, emacmask);
  160. clrbits_le32(&reset_manager_base->per0modrst, eccmask);
  161. }
  162. }
  163. static int get_bridge_init_val(const void *blob, int compat_id)
  164. {
  165. int node;
  166. node = fdtdec_next_compatible(blob, 0, compat_id);
  167. if (node < 0)
  168. return 0;
  169. return fdtdec_get_uint(blob, node, "init-val", 0);
  170. }
  171. /* Enable bridges (hps2fpga, lwhps2fpga, fpga2hps, fpga2sdram) per handoff */
  172. int socfpga_reset_deassert_bridges_handoff(void)
  173. {
  174. u32 mask_noc = 0, mask_rstmgr = 0;
  175. int i;
  176. for (i = 0; i < ARRAY_SIZE(bridge_cfg_tbl); i++) {
  177. if (get_bridge_init_val(gd->fdt_blob,
  178. bridge_cfg_tbl[i].compat_id)) {
  179. mask_noc |= bridge_cfg_tbl[i].mask_noc;
  180. mask_rstmgr |= bridge_cfg_tbl[i].mask_rstmgr;
  181. }
  182. }
  183. /* clear idle request to all bridges */
  184. setbits_le32(&sysmgr_regs->noc_idlereq_clr, mask_noc);
  185. /* Release bridges from reset state per handoff value */
  186. clrbits_le32(&reset_manager_base->brgmodrst, mask_rstmgr);
  187. /* Poll until all idleack to 0, timeout at 1000ms */
  188. return wait_for_bit_le32(&sysmgr_regs->noc_idleack, mask_noc,
  189. false, 1000, false);
  190. }
  191. void socfpga_reset_assert_fpga_connected_peripherals(void)
  192. {
  193. u32 mask0 = 0;
  194. u32 mask1 = 0;
  195. u32 fpga_pinux_addr = SOCFPGA_PINMUX_FPGA_INTERFACE_ADDRESS;
  196. int i;
  197. for (i = 0; i < ARRAY_SIZE(per1fpgamasks); i++) {
  198. if (readl(fpga_pinux_addr)) {
  199. mask0 |= per0fpgamasks[i];
  200. mask1 |= per1fpgamasks[i];
  201. }
  202. fpga_pinux_addr += sizeof(u32);
  203. }
  204. setbits_le32(&reset_manager_base->per0modrst, mask0 & ECC_MASK);
  205. setbits_le32(&reset_manager_base->per1modrst, mask1);
  206. setbits_le32(&reset_manager_base->per0modrst, mask0);
  207. }
  208. /* Release L4 OSC1 Watchdog Timer 0 from reset through reset manager */
  209. void socfpga_reset_deassert_osc1wd0(void)
  210. {
  211. clrbits_le32(&reset_manager_base->per1modrst,
  212. ALT_RSTMGR_PER1MODRST_WD0_SET_MSK);
  213. }
  214. /*
  215. * Assert or de-assert SoCFPGA reset manager reset.
  216. */
  217. void socfpga_per_reset(u32 reset, int set)
  218. {
  219. const u32 *reg;
  220. u32 rstmgr_bank = RSTMGR_BANK(reset);
  221. switch (rstmgr_bank) {
  222. case 0:
  223. reg = &reset_manager_base->mpumodrst;
  224. break;
  225. case 1:
  226. reg = &reset_manager_base->per0modrst;
  227. break;
  228. case 2:
  229. reg = &reset_manager_base->per1modrst;
  230. break;
  231. case 3:
  232. reg = &reset_manager_base->brgmodrst;
  233. break;
  234. case 4:
  235. reg = &reset_manager_base->sysmodrst;
  236. break;
  237. default:
  238. return;
  239. }
  240. if (set)
  241. setbits_le32(reg, 1 << RSTMGR_RESET(reset));
  242. else
  243. clrbits_le32(reg, 1 << RSTMGR_RESET(reset));
  244. }
  245. /*
  246. * Assert reset on every peripheral but L4WD0.
  247. * Watchdog must be kept intact to prevent glitches
  248. * and/or hangs.
  249. * For the Arria10, we disable all the peripherals except L4 watchdog0,
  250. * L4 Timer 0, and ECC.
  251. */
  252. void socfpga_per_reset_all(void)
  253. {
  254. const u32 l4wd0 = (1 << RSTMGR_RESET(SOCFPGA_RESET(L4WD0)) |
  255. (1 << RSTMGR_RESET(SOCFPGA_RESET(L4SYSTIMER0))));
  256. unsigned mask_ecc_ocp =
  257. ALT_RSTMGR_PER0MODRST_EMACECC0_SET_MSK |
  258. ALT_RSTMGR_PER0MODRST_EMACECC1_SET_MSK |
  259. ALT_RSTMGR_PER0MODRST_EMACECC2_SET_MSK |
  260. ALT_RSTMGR_PER0MODRST_USBECC0_SET_MSK |
  261. ALT_RSTMGR_PER0MODRST_USBECC1_SET_MSK |
  262. ALT_RSTMGR_PER0MODRST_NANDECC_SET_MSK |
  263. ALT_RSTMGR_PER0MODRST_QSPIECC_SET_MSK |
  264. ALT_RSTMGR_PER0MODRST_SDMMCECC_SET_MSK;
  265. /* disable all components except ECC_OCP, L4 Timer0 and L4 WD0 */
  266. writel(~l4wd0, &reset_manager_base->per1modrst);
  267. setbits_le32(&reset_manager_base->per0modrst, ~mask_ecc_ocp);
  268. /* Finally disable the ECC_OCP */
  269. setbits_le32(&reset_manager_base->per0modrst, mask_ecc_ocp);
  270. }
  271. int socfpga_bridges_reset(void)
  272. {
  273. int ret;
  274. /* Disable all the bridges (hps2fpga, lwhps2fpga, fpga2hps,
  275. fpga2sdram) */
  276. /* set idle request to all bridges */
  277. writel(ALT_SYSMGR_NOC_H2F_SET_MSK |
  278. ALT_SYSMGR_NOC_LWH2F_SET_MSK |
  279. ALT_SYSMGR_NOC_F2H_SET_MSK |
  280. ALT_SYSMGR_NOC_F2SDR0_SET_MSK |
  281. ALT_SYSMGR_NOC_F2SDR1_SET_MSK |
  282. ALT_SYSMGR_NOC_F2SDR2_SET_MSK,
  283. &sysmgr_regs->noc_idlereq_set);
  284. /* Enable the NOC timeout */
  285. writel(ALT_SYSMGR_NOC_TMO_EN_SET_MSK, &sysmgr_regs->noc_timeout);
  286. /* Poll until all idleack to 1 */
  287. ret = wait_for_bit_le32(&sysmgr_regs->noc_idleack,
  288. ALT_SYSMGR_NOC_H2F_SET_MSK |
  289. ALT_SYSMGR_NOC_LWH2F_SET_MSK |
  290. ALT_SYSMGR_NOC_F2H_SET_MSK |
  291. ALT_SYSMGR_NOC_F2SDR0_SET_MSK |
  292. ALT_SYSMGR_NOC_F2SDR1_SET_MSK |
  293. ALT_SYSMGR_NOC_F2SDR2_SET_MSK,
  294. true, 10000, false);
  295. if (ret)
  296. return ret;
  297. /* Poll until all idlestatus to 1 */
  298. ret = wait_for_bit_le32(&sysmgr_regs->noc_idlestatus,
  299. ALT_SYSMGR_NOC_H2F_SET_MSK |
  300. ALT_SYSMGR_NOC_LWH2F_SET_MSK |
  301. ALT_SYSMGR_NOC_F2H_SET_MSK |
  302. ALT_SYSMGR_NOC_F2SDR0_SET_MSK |
  303. ALT_SYSMGR_NOC_F2SDR1_SET_MSK |
  304. ALT_SYSMGR_NOC_F2SDR2_SET_MSK,
  305. true, 10000, false);
  306. if (ret)
  307. return ret;
  308. /* Put all bridges (except NOR DDR scheduler) into reset state */
  309. setbits_le32(&reset_manager_base->brgmodrst,
  310. (ALT_RSTMGR_BRGMODRST_H2F_SET_MSK |
  311. ALT_RSTMGR_BRGMODRST_LWH2F_SET_MSK |
  312. ALT_RSTMGR_BRGMODRST_F2H_SET_MSK |
  313. ALT_RSTMGR_BRGMODRST_F2SSDRAM0_SET_MSK |
  314. ALT_RSTMGR_BRGMODRST_F2SSDRAM1_SET_MSK |
  315. ALT_RSTMGR_BRGMODRST_F2SSDRAM2_SET_MSK));
  316. /* Disable NOC timeout */
  317. writel(0, &sysmgr_regs->noc_timeout);
  318. return 0;
  319. }