reset_manager_arria10.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) 2016-2017 Intel Corporation
  4. */
  5. #ifndef _RESET_MANAGER_ARRIA10_H_
  6. #define _RESET_MANAGER_ARRIA10_H_
  7. #include <dt-bindings/reset/altr,rst-mgr-a10.h>
  8. void socfpga_watchdog_disable(void);
  9. void socfpga_reset_deassert_noc_ddr_scheduler(void);
  10. int socfpga_is_wdt_in_reset(void);
  11. void socfpga_emac_manage_reset(ulong emacbase, u32 state);
  12. int socfpga_reset_deassert_bridges_handoff(void);
  13. void socfpga_reset_assert_fpga_connected_peripherals(void);
  14. void socfpga_reset_deassert_osc1wd0(void);
  15. int socfpga_bridges_reset(void);
  16. struct socfpga_reset_manager {
  17. u32 stat;
  18. u32 ramstat;
  19. u32 miscstat;
  20. u32 ctrl;
  21. u32 hdsken;
  22. u32 hdskreq;
  23. u32 hdskack;
  24. u32 counts;
  25. u32 mpumodrst;
  26. u32 per0modrst;
  27. u32 per1modrst;
  28. u32 brgmodrst;
  29. u32 sysmodrst;
  30. u32 coldmodrst;
  31. u32 nrstmodrst;
  32. u32 dbgmodrst;
  33. u32 mpuwarmmask;
  34. u32 per0warmmask;
  35. u32 per1warmmask;
  36. u32 brgwarmmask;
  37. u32 syswarmmask;
  38. u32 nrstwarmmask;
  39. u32 l3warmmask;
  40. u32 tststa;
  41. u32 tstscratch;
  42. u32 hdsktimeout;
  43. u32 hmcintr;
  44. u32 hmcintren;
  45. u32 hmcintrens;
  46. u32 hmcintrenr;
  47. u32 hmcgpout;
  48. u32 hmcgpin;
  49. };
  50. /*
  51. * SocFPGA Arria10 reset IDs, bank mapping is as follows:
  52. * 0 ... mpumodrst
  53. * 1 ... per0modrst
  54. * 2 ... per1modrst
  55. * 3 ... brgmodrst
  56. * 4 ... sysmodrst
  57. */
  58. #define RSTMGR_EMAC0 RSTMGR_DEFINE(1, 0)
  59. #define RSTMGR_EMAC1 RSTMGR_DEFINE(1, 1)
  60. #define RSTMGR_EMAC2 RSTMGR_DEFINE(1, 2)
  61. #define RSTMGR_NAND RSTMGR_DEFINE(1, 5)
  62. #define RSTMGR_QSPI RSTMGR_DEFINE(1, 6)
  63. #define RSTMGR_SDMMC RSTMGR_DEFINE(1, 7)
  64. #define RSTMGR_DMA RSTMGR_DEFINE(1, 16)
  65. #define RSTMGR_SPIM0 RSTMGR_DEFINE(1, 17)
  66. #define RSTMGR_SPIM1 RSTMGR_DEFINE(1, 18)
  67. #define RSTMGR_L4WD0 RSTMGR_DEFINE(2, 0)
  68. #define RSTMGR_L4WD1 RSTMGR_DEFINE(2, 1)
  69. #define RSTMGR_L4SYSTIMER0 RSTMGR_DEFINE(2, 2)
  70. #define RSTMGR_L4SYSTIMER1 RSTMGR_DEFINE(2, 3)
  71. #define RSTMGR_SPTIMER0 RSTMGR_DEFINE(2, 4)
  72. #define RSTMGR_SPTIMER1 RSTMGR_DEFINE(2, 5)
  73. #define RSTMGR_UART0 RSTMGR_DEFINE(2, 16)
  74. #define RSTMGR_UART1 RSTMGR_DEFINE(2, 17)
  75. #define RSTMGR_DDRSCH RSTMGR_DEFINE(3, 6)
  76. #define ALT_RSTMGR_CTL_SWWARMRSTREQ_SET_MSK BIT(1)
  77. #define ALT_RSTMGR_PER0MODRST_EMAC0_SET_MSK BIT(0)
  78. #define ALT_RSTMGR_PER0MODRST_EMAC1_SET_MSK BIT(1)
  79. #define ALT_RSTMGR_PER0MODRST_EMAC2_SET_MSK BIT(2)
  80. #define ALT_RSTMGR_PER0MODRST_USB0_SET_MSK BIT(3)
  81. #define ALT_RSTMGR_PER0MODRST_USB1_SET_MSK BIT(4)
  82. #define ALT_RSTMGR_PER0MODRST_NAND_SET_MSK BIT(5)
  83. #define ALT_RSTMGR_PER0MODRST_QSPI_SET_MSK BIT(6)
  84. #define ALT_RSTMGR_PER0MODRST_SDMMC_SET_MSK BIT(7)
  85. #define ALT_RSTMGR_PER0MODRST_EMACECC0_SET_MSK BIT(8)
  86. #define ALT_RSTMGR_PER0MODRST_EMACECC1_SET_MSK BIT(9)
  87. #define ALT_RSTMGR_PER0MODRST_EMACECC2_SET_MSK BIT(10)
  88. #define ALT_RSTMGR_PER0MODRST_USBECC0_SET_MSK BIT(11)
  89. #define ALT_RSTMGR_PER0MODRST_USBECC1_SET_MSK BIT(12)
  90. #define ALT_RSTMGR_PER0MODRST_NANDECC_SET_MSK BIT(13)
  91. #define ALT_RSTMGR_PER0MODRST_QSPIECC_SET_MSK BIT(14)
  92. #define ALT_RSTMGR_PER0MODRST_SDMMCECC_SET_MSK BIT(15)
  93. #define ALT_RSTMGR_PER0MODRST_DMA_SET_MSK BIT(16)
  94. #define ALT_RSTMGR_PER0MODRST_SPIM0_SET_MSK BIT(17)
  95. #define ALT_RSTMGR_PER0MODRST_SPIM1_SET_MSK BIT(18)
  96. #define ALT_RSTMGR_PER0MODRST_SPIS0_SET_MSK BIT(19)
  97. #define ALT_RSTMGR_PER0MODRST_SPIS1_SET_MSK BIT(20)
  98. #define ALT_RSTMGR_PER0MODRST_DMAECC_SET_MSK BIT(21)
  99. #define ALT_RSTMGR_PER0MODRST_EMACPTP_SET_MSK BIT(22)
  100. #define ALT_RSTMGR_PER0MODRST_DMAIF0_SET_MSK BIT(24)
  101. #define ALT_RSTMGR_PER0MODRST_DMAIF1_SET_MSK BIT(25)
  102. #define ALT_RSTMGR_PER0MODRST_DMAIF2_SET_MSK BIT(26)
  103. #define ALT_RSTMGR_PER0MODRST_DMAIF3_SET_MSK BIT(27)
  104. #define ALT_RSTMGR_PER0MODRST_DMAIF4_SET_MSK BIT(28)
  105. #define ALT_RSTMGR_PER0MODRST_DMAIF5_SET_MSK BIT(29)
  106. #define ALT_RSTMGR_PER0MODRST_DMAIF6_SET_MSK BIT(30)
  107. #define ALT_RSTMGR_PER0MODRST_DMAIF7_SET_MSK BIT(31)
  108. #define ALT_RSTMGR_PER1MODRST_WD0_SET_MSK BIT(0)
  109. #define ALT_RSTMGR_PER1MODRST_WD1_SET_MSK BIT(1)
  110. #define ALT_RSTMGR_PER1MODRST_L4SYSTMR0_SET_MSK BIT(2)
  111. #define ALT_RSTMGR_PER1MODRST_L4SYSTMR1_SET_MSK BIT(3)
  112. #define ALT_RSTMGR_PER1MODRST_SPTMR0_SET_MSK BIT(4)
  113. #define ALT_RSTMGR_PER1MODRST_SPTMR1_SET_MSK BIT(5)
  114. #define ALT_RSTMGR_PER1MODRST_I2C0_SET_MSK BIT(8)
  115. #define ALT_RSTMGR_PER1MODRST_I2C1_SET_MSK BIT(9)
  116. #define ALT_RSTMGR_PER1MODRST_I2C2_SET_MSK BIT(10)
  117. #define ALT_RSTMGR_PER1MODRST_I2C3_SET_MSK BIT(11)
  118. #define ALT_RSTMGR_PER1MODRST_I2C4_SET_MSK BIT(12)
  119. #define ALT_RSTMGR_PER1MODRST_UART0_SET_MSK BIT(16)
  120. #define ALT_RSTMGR_PER1MODRST_UART1_SET_MSK BIT(17)
  121. #define ALT_RSTMGR_PER1MODRST_GPIO0_SET_MSK BIT(24)
  122. #define ALT_RSTMGR_PER1MODRST_GPIO1_SET_MSK BIT(25)
  123. #define ALT_RSTMGR_PER1MODRST_GPIO2_SET_MSK BIT(26)
  124. #define ALT_RSTMGR_BRGMODRST_H2F_SET_MSK BIT(0)
  125. #define ALT_RSTMGR_BRGMODRST_LWH2F_SET_MSK BIT(1)
  126. #define ALT_RSTMGR_BRGMODRST_F2H_SET_MSK BIT(2)
  127. #define ALT_RSTMGR_BRGMODRST_F2SSDRAM0_SET_MSK BIT(3)
  128. #define ALT_RSTMGR_BRGMODRST_F2SSDRAM1_SET_MSK BIT(4)
  129. #define ALT_RSTMGR_BRGMODRST_F2SSDRAM2_SET_MSK BIT(5)
  130. #define ALT_RSTMGR_BRGMODRST_DDRSCH_SET_MSK BIT(6)
  131. #define ALT_RSTMGR_HDSKEN_SDRSELFREFEN_SET_MSK BIT(0)
  132. #define ALT_RSTMGR_HDSKEN_FPGAMGRHSEN_SET_MSK BIT(1)
  133. #define ALT_RSTMGR_HDSKEN_FPGAHSEN_SET_MSK BIT(2)
  134. #define ALT_RSTMGR_HDSKEN_ETRSTALLEN_SET_MSK BIT(3)
  135. #endif /* _RESET_MANAGER_ARRIA10_H_ */