mxc_spi.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #include <common.h>
  21. #include <malloc.h>
  22. #include <spi.h>
  23. #include <asm/io.h>
  24. #ifdef CONFIG_MX27
  25. /* i.MX27 has a completely wrong register layout and register definitions in the
  26. * datasheet, the correct one is in the Freescale's Linux driver */
  27. #error "i.MX27 CSPI not supported due to drastic differences in register definisions" \
  28. "See linux mxc_spi driver from Freescale for details."
  29. #else
  30. #define MXC_CSPIRXDATA 0x00
  31. #define MXC_CSPITXDATA 0x04
  32. #define MXC_CSPICTRL 0x08
  33. #define MXC_CSPIINT 0x0C
  34. #define MXC_CSPIDMA 0x10
  35. #define MXC_CSPISTAT 0x14
  36. #define MXC_CSPIPERIOD 0x18
  37. #define MXC_CSPITEST 0x1C
  38. #define MXC_CSPIRESET 0x00
  39. #define MXC_CSPICTRL_EN (1 << 0)
  40. #define MXC_CSPICTRL_MODE (1 << 1)
  41. #define MXC_CSPICTRL_XCH (1 << 2)
  42. #define MXC_CSPICTRL_SMC (1 << 3)
  43. #define MXC_CSPICTRL_POL (1 << 4)
  44. #define MXC_CSPICTRL_PHA (1 << 5)
  45. #define MXC_CSPICTRL_SSCTL (1 << 6)
  46. #define MXC_CSPICTRL_SSPOL (1 << 7)
  47. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 24)
  48. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0x1f) << 8)
  49. #define MXC_CSPICTRL_DATARATE(x) (((x) & 0x7) << 16)
  50. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  51. static unsigned long spi_bases[] = {
  52. 0x43fa4000,
  53. 0x50010000,
  54. 0x53f84000,
  55. };
  56. #endif
  57. struct mxc_spi_slave {
  58. struct spi_slave slave;
  59. unsigned long base;
  60. u32 ctrl_reg;
  61. };
  62. static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
  63. {
  64. return container_of(slave, struct mxc_spi_slave, slave);
  65. }
  66. static inline u32 reg_read(unsigned long addr)
  67. {
  68. return *(volatile unsigned long*)addr;
  69. }
  70. static inline void reg_write(unsigned long addr, u32 val)
  71. {
  72. *(volatile unsigned long*)addr = val;
  73. }
  74. static u32 spi_xchg_single(struct spi_slave *slave, u32 data, int bitlen)
  75. {
  76. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  77. unsigned int cfg_reg = reg_read(mxcs->base + MXC_CSPICTRL);
  78. mxcs->ctrl_reg = (mxcs->ctrl_reg & ~MXC_CSPICTRL_BITCOUNT(31)) |
  79. MXC_CSPICTRL_BITCOUNT(bitlen - 1);
  80. if (cfg_reg != mxcs->ctrl_reg)
  81. reg_write(mxcs->base + MXC_CSPICTRL, mxcs->ctrl_reg);
  82. reg_write(mxcs->base + MXC_CSPITXDATA, data);
  83. reg_write(mxcs->base + MXC_CSPICTRL, mxcs->ctrl_reg | MXC_CSPICTRL_XCH);
  84. while (reg_read(mxcs->base + MXC_CSPICTRL) & MXC_CSPICTRL_XCH)
  85. ;
  86. return reg_read(mxcs->base + MXC_CSPIRXDATA);
  87. }
  88. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  89. void *din, unsigned long flags)
  90. {
  91. int n_blks = (bitlen + 31) / 32;
  92. u32 *out_l, *in_l;
  93. int i;
  94. if ((int)dout & 3 || (int)din & 3) {
  95. printf("Error: unaligned buffers in: %p, out: %p\n", din, dout);
  96. return 1;
  97. }
  98. for (i = 0, in_l = (u32 *)din, out_l = (u32 *)dout;
  99. i < n_blks;
  100. i++, in_l++, out_l++, bitlen -= 32) {
  101. u32 data = spi_xchg_single(slave, *out_l, bitlen);
  102. /* Check if we're only transfering 8 or 16 bits */
  103. if (!i) {
  104. if (bitlen < 9)
  105. *(u8 *)din = data;
  106. else if (bitlen < 17)
  107. *(u16 *)din = data;
  108. }
  109. }
  110. return 0;
  111. }
  112. void spi_init(void)
  113. {
  114. }
  115. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  116. unsigned int max_hz, unsigned int mode)
  117. {
  118. unsigned int ctrl_reg;
  119. struct mxc_spi_slave *mxcs;
  120. if (bus >= sizeof(spi_bases) / sizeof(spi_bases[0]) ||
  121. cs > 3)
  122. return NULL;
  123. ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
  124. MXC_CSPICTRL_BITCOUNT(31) |
  125. MXC_CSPICTRL_DATARATE(7) | /* FIXME: calculate data rate */
  126. MXC_CSPICTRL_EN |
  127. MXC_CSPICTRL_MODE;
  128. if (mode & SPI_CPHA)
  129. ctrl_reg |= MXC_CSPICTRL_PHA;
  130. if (!(mode & SPI_CPOL))
  131. ctrl_reg |= MXC_CSPICTRL_POL;
  132. if (mode & SPI_CS_HIGH)
  133. ctrl_reg |= MXC_CSPICTRL_SSPOL;
  134. mxcs = malloc(sizeof(struct mxc_spi_slave));
  135. if (!mxcs)
  136. return NULL;
  137. mxcs->slave.bus = bus;
  138. mxcs->slave.cs = cs;
  139. mxcs->base = spi_bases[bus];
  140. mxcs->ctrl_reg = ctrl_reg;
  141. return &mxcs->slave;
  142. }
  143. void spi_free_slave(struct spi_slave *slave)
  144. {
  145. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  146. free(mxcs);
  147. }
  148. int spi_claim_bus(struct spi_slave *slave)
  149. {
  150. struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
  151. reg_write(mxcs->base + MXC_CSPIRESET, 1);
  152. udelay(1);
  153. reg_write(mxcs->base + MXC_CSPICTRL, mxcs->ctrl_reg);
  154. reg_write(mxcs->base + MXC_CSPIPERIOD,
  155. MXC_CSPIPERIOD_32KHZ);
  156. reg_write(mxcs->base + MXC_CSPIINT, 0);
  157. return 0;
  158. }
  159. void spi_release_bus(struct spi_slave *slave)
  160. {
  161. /* TODO: Shut the controller down */
  162. }