xilinx_spi.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * Xilinx SPI driver
  3. *
  4. * supports 8 bit SPI transfers only, with or w/o FIFO
  5. *
  6. * based on bfin_spi.c, by way of altera_spi.c
  7. * Copyright (c) 2005-2008 Analog Devices Inc.
  8. * Copyright (c) 2010 Thomas Chou <thomas@wytron.com.tw>
  9. * Copyright (c) 2010 Graeme Smecher <graeme.smecher@mail.mcgill.ca>
  10. * Copyright (c) 2012 Stephan Linz <linz@li-pro.net>
  11. *
  12. * SPDX-License-Identifier: GPL-2.0+
  13. *
  14. * [0]: http://www.xilinx.com/support/documentation
  15. *
  16. * [S]: [0]/ip_documentation/xps_spi.pdf
  17. * [0]/ip_documentation/axi_spi_ds742.pdf
  18. */
  19. #include <config.h>
  20. #include <common.h>
  21. #include <malloc.h>
  22. #include <spi.h>
  23. /*
  24. * Xilinx SPI Register Definition
  25. *
  26. * [1]: [0]/ip_documentation/xps_spi.pdf
  27. * page 8, Register Descriptions
  28. * [2]: [0]/ip_documentation/axi_spi_ds742.pdf
  29. * page 7, Register Overview Table
  30. */
  31. struct xilinx_spi_reg {
  32. u32 __space0__[7];
  33. u32 dgier; /* Device Global Interrupt Enable Register (DGIER) */
  34. u32 ipisr; /* IP Interrupt Status Register (IPISR) */
  35. u32 __space1__;
  36. u32 ipier; /* IP Interrupt Enable Register (IPIER) */
  37. u32 __space2__[5];
  38. u32 srr; /* Softare Reset Register (SRR) */
  39. u32 __space3__[7];
  40. u32 spicr; /* SPI Control Register (SPICR) */
  41. u32 spisr; /* SPI Status Register (SPISR) */
  42. u32 spidtr; /* SPI Data Transmit Register (SPIDTR) */
  43. u32 spidrr; /* SPI Data Receive Register (SPIDRR) */
  44. u32 spissr; /* SPI Slave Select Register (SPISSR) */
  45. u32 spitfor; /* SPI Transmit FIFO Occupancy Register (SPITFOR) */
  46. u32 spirfor; /* SPI Receive FIFO Occupancy Register (SPIRFOR) */
  47. };
  48. /* Device Global Interrupt Enable Register (dgier), [1] p15, [2] p15 */
  49. #define DGIER_GIE (1 << 31)
  50. /* IP Interrupt Status Register (ipisr), [1] p15, [2] p15 */
  51. #define IPISR_DRR_NOT_EMPTY (1 << 8)
  52. #define IPISR_SLAVE_SELECT (1 << 7)
  53. #define IPISR_TXF_HALF_EMPTY (1 << 6)
  54. #define IPISR_DRR_OVERRUN (1 << 5)
  55. #define IPISR_DRR_FULL (1 << 4)
  56. #define IPISR_DTR_UNDERRUN (1 << 3)
  57. #define IPISR_DTR_EMPTY (1 << 2)
  58. #define IPISR_SLAVE_MODF (1 << 1)
  59. #define IPISR_MODF (1 << 0)
  60. /* IP Interrupt Enable Register (ipier), [1] p17, [2] p18 */
  61. #define IPIER_DRR_NOT_EMPTY (1 << 8)
  62. #define IPIER_SLAVE_SELECT (1 << 7)
  63. #define IPIER_TXF_HALF_EMPTY (1 << 6)
  64. #define IPIER_DRR_OVERRUN (1 << 5)
  65. #define IPIER_DRR_FULL (1 << 4)
  66. #define IPIER_DTR_UNDERRUN (1 << 3)
  67. #define IPIER_DTR_EMPTY (1 << 2)
  68. #define IPIER_SLAVE_MODF (1 << 1)
  69. #define IPIER_MODF (1 << 0)
  70. /* Softare Reset Register (srr), [1] p9, [2] p8 */
  71. #define SRR_RESET_CODE 0x0000000A
  72. /* SPI Control Register (spicr), [1] p9, [2] p8 */
  73. #define SPICR_LSB_FIRST (1 << 9)
  74. #define SPICR_MASTER_INHIBIT (1 << 8)
  75. #define SPICR_MANUAL_SS (1 << 7)
  76. #define SPICR_RXFIFO_RESEST (1 << 6)
  77. #define SPICR_TXFIFO_RESEST (1 << 5)
  78. #define SPICR_CPHA (1 << 4)
  79. #define SPICR_CPOL (1 << 3)
  80. #define SPICR_MASTER_MODE (1 << 2)
  81. #define SPICR_SPE (1 << 1)
  82. #define SPICR_LOOP (1 << 0)
  83. /* SPI Status Register (spisr), [1] p11, [2] p10 */
  84. #define SPISR_SLAVE_MODE_SELECT (1 << 5)
  85. #define SPISR_MODF (1 << 4)
  86. #define SPISR_TX_FULL (1 << 3)
  87. #define SPISR_TX_EMPTY (1 << 2)
  88. #define SPISR_RX_FULL (1 << 1)
  89. #define SPISR_RX_EMPTY (1 << 0)
  90. /* SPI Data Transmit Register (spidtr), [1] p12, [2] p12 */
  91. #define SPIDTR_8BIT_MASK (0xff << 0)
  92. #define SPIDTR_16BIT_MASK (0xffff << 0)
  93. #define SPIDTR_32BIT_MASK (0xffffffff << 0)
  94. /* SPI Data Receive Register (spidrr), [1] p12, [2] p12 */
  95. #define SPIDRR_8BIT_MASK (0xff << 0)
  96. #define SPIDRR_16BIT_MASK (0xffff << 0)
  97. #define SPIDRR_32BIT_MASK (0xffffffff << 0)
  98. /* SPI Slave Select Register (spissr), [1] p13, [2] p13 */
  99. #define SPISSR_MASK(cs) (1 << (cs))
  100. #define SPISSR_ACT(cs) ~SPISSR_MASK(cs)
  101. #define SPISSR_OFF ~0UL
  102. /* SPI Transmit FIFO Occupancy Register (spitfor), [1] p13, [2] p14 */
  103. #define SPITFOR_OCYVAL_POS 0
  104. #define SPITFOR_OCYVAL_MASK (0xf << SPITFOR_OCYVAL_POS)
  105. /* SPI Receive FIFO Occupancy Register (spirfor), [1] p14, [2] p14 */
  106. #define SPIRFOR_OCYVAL_POS 0
  107. #define SPIRFOR_OCYVAL_MASK (0xf << SPIRFOR_OCYVAL_POS)
  108. /* SPI Software Reset Register (ssr) */
  109. #define SPISSR_RESET_VALUE 0x0a
  110. struct xilinx_spi_slave {
  111. struct spi_slave slave;
  112. struct xilinx_spi_reg *regs;
  113. unsigned int freq;
  114. unsigned int mode;
  115. };
  116. static inline struct xilinx_spi_slave *to_xilinx_spi_slave(
  117. struct spi_slave *slave)
  118. {
  119. return container_of(slave, struct xilinx_spi_slave, slave);
  120. }
  121. #ifndef CONFIG_SYS_XILINX_SPI_LIST
  122. #define CONFIG_SYS_XILINX_SPI_LIST { CONFIG_SYS_SPI_BASE }
  123. #endif
  124. #ifndef CONFIG_XILINX_SPI_IDLE_VAL
  125. #define CONFIG_XILINX_SPI_IDLE_VAL 0xff
  126. #endif
  127. #define XILSPI_SPICR_DFLT_ON (SPICR_MANUAL_SS | \
  128. SPICR_MASTER_MODE | \
  129. SPICR_SPE)
  130. #define XILSPI_SPICR_DFLT_OFF (SPICR_MASTER_INHIBIT | \
  131. SPICR_MANUAL_SS)
  132. #define XILSPI_MAX_XFER_BITS 8
  133. static unsigned long xilinx_spi_base_list[] = CONFIG_SYS_XILINX_SPI_LIST;
  134. __attribute__((weak))
  135. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  136. {
  137. return bus < ARRAY_SIZE(xilinx_spi_base_list) && cs < 32;
  138. }
  139. __attribute__((weak))
  140. void spi_cs_activate(struct spi_slave *slave)
  141. {
  142. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  143. writel(SPISSR_ACT(slave->cs), &xilspi->regs->spissr);
  144. }
  145. __attribute__((weak))
  146. void spi_cs_deactivate(struct spi_slave *slave)
  147. {
  148. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  149. writel(SPISSR_OFF, &xilspi->regs->spissr);
  150. }
  151. void spi_init(void)
  152. {
  153. /* do nothing */
  154. }
  155. void spi_set_speed(struct spi_slave *slave, uint hz)
  156. {
  157. /* xilinx spi core does not support programmable speed */
  158. }
  159. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  160. unsigned int max_hz, unsigned int mode)
  161. {
  162. struct xilinx_spi_slave *xilspi;
  163. if (!spi_cs_is_valid(bus, cs)) {
  164. printf("XILSPI error: %s: unsupported bus %d / cs %d\n",
  165. __func__, bus, cs);
  166. return NULL;
  167. }
  168. xilspi = spi_alloc_slave(struct xilinx_spi_slave, bus, cs);
  169. if (!xilspi) {
  170. printf("XILSPI error: %s: malloc of SPI structure failed\n",
  171. __func__);
  172. return NULL;
  173. }
  174. xilspi->regs = (struct xilinx_spi_reg *)xilinx_spi_base_list[bus];
  175. xilspi->freq = max_hz;
  176. xilspi->mode = mode;
  177. debug("%s: bus:%i cs:%i base:%p mode:%x max_hz:%d\n", __func__,
  178. bus, cs, xilspi->regs, xilspi->mode, xilspi->freq);
  179. writel(SPISSR_RESET_VALUE, &xilspi->regs->srr);
  180. return &xilspi->slave;
  181. }
  182. void spi_free_slave(struct spi_slave *slave)
  183. {
  184. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  185. free(xilspi);
  186. }
  187. int spi_claim_bus(struct spi_slave *slave)
  188. {
  189. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  190. u32 spicr;
  191. debug("%s: bus:%i cs:%i\n", __func__, slave->bus, slave->cs);
  192. writel(SPISSR_OFF, &xilspi->regs->spissr);
  193. spicr = XILSPI_SPICR_DFLT_ON;
  194. if (xilspi->mode & SPI_LSB_FIRST)
  195. spicr |= SPICR_LSB_FIRST;
  196. if (xilspi->mode & SPI_CPHA)
  197. spicr |= SPICR_CPHA;
  198. if (xilspi->mode & SPI_CPOL)
  199. spicr |= SPICR_CPOL;
  200. if (xilspi->mode & SPI_LOOP)
  201. spicr |= SPICR_LOOP;
  202. writel(spicr, &xilspi->regs->spicr);
  203. return 0;
  204. }
  205. void spi_release_bus(struct spi_slave *slave)
  206. {
  207. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  208. debug("%s: bus:%i cs:%i\n", __func__, slave->bus, slave->cs);
  209. writel(SPISSR_OFF, &xilspi->regs->spissr);
  210. writel(XILSPI_SPICR_DFLT_OFF, &xilspi->regs->spicr);
  211. }
  212. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  213. void *din, unsigned long flags)
  214. {
  215. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  216. /* assume spi core configured to do 8 bit transfers */
  217. unsigned int bytes = bitlen / XILSPI_MAX_XFER_BITS;
  218. const unsigned char *txp = dout;
  219. unsigned char *rxp = din;
  220. unsigned rxecount = 17; /* max. 16 elements in FIFO, leftover 1 */
  221. unsigned global_timeout;
  222. debug("%s: bus:%i cs:%i bitlen:%i bytes:%i flags:%lx\n", __func__,
  223. slave->bus, slave->cs, bitlen, bytes, flags);
  224. if (bitlen == 0)
  225. goto done;
  226. if (bitlen % XILSPI_MAX_XFER_BITS) {
  227. printf("XILSPI warning: %s: Not a multiple of %d bits\n",
  228. __func__, XILSPI_MAX_XFER_BITS);
  229. flags |= SPI_XFER_END;
  230. goto done;
  231. }
  232. /* empty read buffer */
  233. while (rxecount && !(readl(&xilspi->regs->spisr) & SPISR_RX_EMPTY)) {
  234. readl(&xilspi->regs->spidrr);
  235. rxecount--;
  236. }
  237. if (!rxecount) {
  238. printf("XILSPI error: %s: Rx buffer not empty\n", __func__);
  239. return -1;
  240. }
  241. if (flags & SPI_XFER_BEGIN)
  242. spi_cs_activate(slave);
  243. /* at least 1usec or greater, leftover 1 */
  244. global_timeout = xilspi->freq > XILSPI_MAX_XFER_BITS * 1000000 ? 2 :
  245. (XILSPI_MAX_XFER_BITS * 1000000 / xilspi->freq) + 1;
  246. while (bytes--) {
  247. unsigned timeout = global_timeout;
  248. /* get Tx element from data out buffer and count up */
  249. unsigned char d = txp ? *txp++ : CONFIG_XILINX_SPI_IDLE_VAL;
  250. debug("%s: tx:%x ", __func__, d);
  251. /* write out and wait for processing (receive data) */
  252. writel(d & SPIDTR_8BIT_MASK, &xilspi->regs->spidtr);
  253. while (timeout && readl(&xilspi->regs->spisr)
  254. & SPISR_RX_EMPTY) {
  255. timeout--;
  256. udelay(1);
  257. }
  258. if (!timeout) {
  259. printf("XILSPI error: %s: Xfer timeout\n", __func__);
  260. return -1;
  261. }
  262. /* read Rx element and push into data in buffer */
  263. d = readl(&xilspi->regs->spidrr) & SPIDRR_8BIT_MASK;
  264. if (rxp)
  265. *rxp++ = d;
  266. debug("rx:%x\n", d);
  267. }
  268. done:
  269. if (flags & SPI_XFER_END)
  270. spi_cs_deactivate(slave);
  271. return 0;
  272. }