uec.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. /*
  2. * Copyright (C) 2006-2010 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. * based on source code of Shlomi Gridish
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #ifndef __UEC_H__
  23. #define __UEC_H__
  24. #include "qe.h"
  25. #include "uccf.h"
  26. #include <asm/fsl_enet.h>
  27. #define MAX_TX_THREADS 8
  28. #define MAX_RX_THREADS 8
  29. #define MAX_TX_QUEUES 8
  30. #define MAX_RX_QUEUES 8
  31. #define MAX_PREFETCHED_BDS 4
  32. #define MAX_IPH_OFFSET_ENTRY 8
  33. #define MAX_ENET_INIT_PARAM_ENTRIES_RX 9
  34. #define MAX_ENET_INIT_PARAM_ENTRIES_TX 8
  35. /* UEC UPSMR (Protocol Specific Mode Register)
  36. */
  37. #define UPSMR_ECM 0x04000000 /* Enable CAM Miss */
  38. #define UPSMR_HSE 0x02000000 /* Hardware Statistics Enable */
  39. #define UPSMR_PRO 0x00400000 /* Promiscuous */
  40. #define UPSMR_CAP 0x00200000 /* CAM polarity */
  41. #define UPSMR_RSH 0x00100000 /* Receive Short Frames */
  42. #define UPSMR_RPM 0x00080000 /* Reduced Pin Mode interfaces */
  43. #define UPSMR_R10M 0x00040000 /* RGMII/RMII 10 Mode */
  44. #define UPSMR_RLPB 0x00020000 /* RMII Loopback Mode */
  45. #define UPSMR_TBIM 0x00010000 /* Ten-bit Interface Mode */
  46. #define UPSMR_RMM 0x00001000 /* RMII/RGMII Mode */
  47. #define UPSMR_CAM 0x00000400 /* CAM Address Matching */
  48. #define UPSMR_BRO 0x00000200 /* Broadcast Address */
  49. #define UPSMR_RES1 0x00002000 /* Reserved feild - must be 1 */
  50. #define UPSMR_SGMM 0x00000020 /* SGMII mode */
  51. #define UPSMR_INIT_VALUE (UPSMR_HSE | UPSMR_RES1)
  52. /* UEC MACCFG1 (MAC Configuration 1 Register)
  53. */
  54. #define MACCFG1_FLOW_RX 0x00000020 /* Flow Control Rx */
  55. #define MACCFG1_FLOW_TX 0x00000010 /* Flow Control Tx */
  56. #define MACCFG1_ENABLE_SYNCHED_RX 0x00000008 /* Enable Rx Sync */
  57. #define MACCFG1_ENABLE_RX 0x00000004 /* Enable Rx */
  58. #define MACCFG1_ENABLE_SYNCHED_TX 0x00000002 /* Enable Tx Sync */
  59. #define MACCFG1_ENABLE_TX 0x00000001 /* Enable Tx */
  60. #define MACCFG1_INIT_VALUE (0)
  61. /* UEC MACCFG2 (MAC Configuration 2 Register)
  62. */
  63. #define MACCFG2_PREL 0x00007000
  64. #define MACCFG2_PREL_SHIFT (31 - 19)
  65. #define MACCFG2_PREL_MASK 0x0000f000
  66. #define MACCFG2_SRP 0x00000080
  67. #define MACCFG2_STP 0x00000040
  68. #define MACCFG2_RESERVED_1 0x00000020 /* must be set */
  69. #define MACCFG2_LC 0x00000010 /* Length Check */
  70. #define MACCFG2_MPE 0x00000008
  71. #define MACCFG2_FDX 0x00000001 /* Full Duplex */
  72. #define MACCFG2_FDX_MASK 0x00000001
  73. #define MACCFG2_PAD_CRC 0x00000004
  74. #define MACCFG2_CRC_EN 0x00000002
  75. #define MACCFG2_PAD_AND_CRC_MODE_NONE 0x00000000
  76. #define MACCFG2_PAD_AND_CRC_MODE_CRC_ONLY 0x00000002
  77. #define MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC 0x00000004
  78. #define MACCFG2_INTERFACE_MODE_NIBBLE 0x00000100
  79. #define MACCFG2_INTERFACE_MODE_BYTE 0x00000200
  80. #define MACCFG2_INTERFACE_MODE_MASK 0x00000300
  81. #define MACCFG2_INIT_VALUE (MACCFG2_PREL | MACCFG2_RESERVED_1 | \
  82. MACCFG2_LC | MACCFG2_PAD_CRC | MACCFG2_FDX)
  83. /* UEC Event Register
  84. */
  85. #define UCCE_MPD 0x80000000
  86. #define UCCE_SCAR 0x40000000
  87. #define UCCE_GRA 0x20000000
  88. #define UCCE_CBPR 0x10000000
  89. #define UCCE_BSY 0x08000000
  90. #define UCCE_RXC 0x04000000
  91. #define UCCE_TXC 0x02000000
  92. #define UCCE_TXE 0x01000000
  93. #define UCCE_TXB7 0x00800000
  94. #define UCCE_TXB6 0x00400000
  95. #define UCCE_TXB5 0x00200000
  96. #define UCCE_TXB4 0x00100000
  97. #define UCCE_TXB3 0x00080000
  98. #define UCCE_TXB2 0x00040000
  99. #define UCCE_TXB1 0x00020000
  100. #define UCCE_TXB0 0x00010000
  101. #define UCCE_RXB7 0x00008000
  102. #define UCCE_RXB6 0x00004000
  103. #define UCCE_RXB5 0x00002000
  104. #define UCCE_RXB4 0x00001000
  105. #define UCCE_RXB3 0x00000800
  106. #define UCCE_RXB2 0x00000400
  107. #define UCCE_RXB1 0x00000200
  108. #define UCCE_RXB0 0x00000100
  109. #define UCCE_RXF7 0x00000080
  110. #define UCCE_RXF6 0x00000040
  111. #define UCCE_RXF5 0x00000020
  112. #define UCCE_RXF4 0x00000010
  113. #define UCCE_RXF3 0x00000008
  114. #define UCCE_RXF2 0x00000004
  115. #define UCCE_RXF1 0x00000002
  116. #define UCCE_RXF0 0x00000001
  117. #define UCCE_TXB (UCCE_TXB7 | UCCE_TXB6 | UCCE_TXB5 | UCCE_TXB4 | \
  118. UCCE_TXB3 | UCCE_TXB2 | UCCE_TXB1 | UCCE_TXB0)
  119. #define UCCE_RXB (UCCE_RXB7 | UCCE_RXB6 | UCCE_RXB5 | UCCE_RXB4 | \
  120. UCCE_RXB3 | UCCE_RXB2 | UCCE_RXB1 | UCCE_RXB0)
  121. #define UCCE_RXF (UCCE_RXF7 | UCCE_RXF6 | UCCE_RXF5 | UCCE_RXF4 | \
  122. UCCE_RXF3 | UCCE_RXF2 | UCCE_RXF1 | UCCE_RXF0)
  123. #define UCCE_OTHER (UCCE_SCAR | UCCE_GRA | UCCE_CBPR | UCCE_BSY | \
  124. UCCE_RXC | UCCE_TXC | UCCE_TXE)
  125. /* UEC TEMODR Register
  126. */
  127. #define TEMODER_SCHEDULER_ENABLE 0x2000
  128. #define TEMODER_IP_CHECKSUM_GENERATE 0x0400
  129. #define TEMODER_PERFORMANCE_OPTIMIZATION_MODE1 0x0200
  130. #define TEMODER_RMON_STATISTICS 0x0100
  131. #define TEMODER_NUM_OF_QUEUES_SHIFT (15-15)
  132. #define TEMODER_INIT_VALUE 0xc000
  133. /* UEC REMODR Register
  134. */
  135. #define REMODER_RX_RMON_STATISTICS_ENABLE 0x00001000
  136. #define REMODER_RX_EXTENDED_FEATURES 0x80000000
  137. #define REMODER_VLAN_OPERATION_TAGGED_SHIFT (31-9 )
  138. #define REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT (31-10)
  139. #define REMODER_RX_QOS_MODE_SHIFT (31-15)
  140. #define REMODER_RMON_STATISTICS 0x00001000
  141. #define REMODER_RX_EXTENDED_FILTERING 0x00000800
  142. #define REMODER_NUM_OF_QUEUES_SHIFT (31-23)
  143. #define REMODER_DYNAMIC_MAX_FRAME_LENGTH 0x00000008
  144. #define REMODER_DYNAMIC_MIN_FRAME_LENGTH 0x00000004
  145. #define REMODER_IP_CHECKSUM_CHECK 0x00000002
  146. #define REMODER_IP_ADDRESS_ALIGNMENT 0x00000001
  147. #define REMODER_INIT_VALUE 0
  148. /* BMRx - Bus Mode Register */
  149. #define BMR_GLB 0x20
  150. #define BMR_BO_BE 0x10
  151. #define BMR_DTB_SECONDARY_BUS 0x02
  152. #define BMR_BDB_SECONDARY_BUS 0x01
  153. #define BMR_SHIFT 24
  154. #define BMR_INIT_VALUE (BMR_GLB | BMR_BO_BE)
  155. /* UEC UCCS (Ethernet Status Register)
  156. */
  157. #define UCCS_BPR 0x02
  158. #define UCCS_PAU 0x02
  159. #define UCCS_MPD 0x01
  160. /* UEC MIIMCFG (MII Management Configuration Register)
  161. */
  162. #define MIIMCFG_RESET_MANAGEMENT 0x80000000
  163. #define MIIMCFG_NO_PREAMBLE 0x00000010
  164. #define MIIMCFG_CLOCK_DIVIDE_SHIFT (31 - 31)
  165. #define MIIMCFG_CLOCK_DIVIDE_MASK 0x0000000f
  166. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_4 0x00000001
  167. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_6 0x00000002
  168. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_8 0x00000003
  169. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_10 0x00000004
  170. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_14 0x00000005
  171. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_20 0x00000006
  172. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_28 0x00000007
  173. #define MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE \
  174. MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_10
  175. /* UEC MIIMCOM (MII Management Command Register)
  176. */
  177. #define MIIMCOM_SCAN_CYCLE 0x00000002 /* Scan cycle */
  178. #define MIIMCOM_READ_CYCLE 0x00000001 /* Read cycle */
  179. /* UEC MIIMADD (MII Management Address Register)
  180. */
  181. #define MIIMADD_PHY_ADDRESS_SHIFT (31 - 23)
  182. #define MIIMADD_PHY_REGISTER_SHIFT (31 - 31)
  183. /* UEC MIIMCON (MII Management Control Register)
  184. */
  185. #define MIIMCON_PHY_CONTROL_SHIFT (31 - 31)
  186. #define MIIMCON_PHY_STATUS_SHIFT (31 - 31)
  187. /* UEC MIIMIND (MII Management Indicator Register)
  188. */
  189. #define MIIMIND_NOT_VALID 0x00000004
  190. #define MIIMIND_SCAN 0x00000002
  191. #define MIIMIND_BUSY 0x00000001
  192. /* UEC UTBIPAR (Ten Bit Interface Physical Address Register)
  193. */
  194. #define UTBIPAR_PHY_ADDRESS_SHIFT (31 - 31)
  195. #define UTBIPAR_PHY_ADDRESS_MASK 0x0000001f
  196. /* UEC UESCR (Ethernet Statistics Control Register)
  197. */
  198. #define UESCR_AUTOZ 0x8000
  199. #define UESCR_CLRCNT 0x4000
  200. #define UESCR_MAXCOV_SHIFT (15 - 7)
  201. #define UESCR_SCOV_SHIFT (15 - 15)
  202. /****** Tx data struct collection ******/
  203. /* Tx thread data, each Tx thread has one this struct.
  204. */
  205. typedef struct uec_thread_data_tx {
  206. u8 res0[136];
  207. } __attribute__ ((packed)) uec_thread_data_tx_t;
  208. /* Tx thread parameter, each Tx thread has one this struct.
  209. */
  210. typedef struct uec_thread_tx_pram {
  211. u8 res0[64];
  212. } __attribute__ ((packed)) uec_thread_tx_pram_t;
  213. /* Send queue queue-descriptor, each Tx queue has one this QD
  214. */
  215. typedef struct uec_send_queue_qd {
  216. u32 bd_ring_base; /* pointer to BD ring base address */
  217. u8 res0[0x8];
  218. u32 last_bd_completed_address; /* last entry in BD ring */
  219. u8 res1[0x30];
  220. } __attribute__ ((packed)) uec_send_queue_qd_t;
  221. /* Send queue memory region */
  222. typedef struct uec_send_queue_mem_region {
  223. uec_send_queue_qd_t sqqd[MAX_TX_QUEUES];
  224. } __attribute__ ((packed)) uec_send_queue_mem_region_t;
  225. /* Scheduler struct
  226. */
  227. typedef struct uec_scheduler {
  228. u16 cpucount0; /* CPU packet counter */
  229. u16 cpucount1; /* CPU packet counter */
  230. u16 cecount0; /* QE packet counter */
  231. u16 cecount1; /* QE packet counter */
  232. u16 cpucount2; /* CPU packet counter */
  233. u16 cpucount3; /* CPU packet counter */
  234. u16 cecount2; /* QE packet counter */
  235. u16 cecount3; /* QE packet counter */
  236. u16 cpucount4; /* CPU packet counter */
  237. u16 cpucount5; /* CPU packet counter */
  238. u16 cecount4; /* QE packet counter */
  239. u16 cecount5; /* QE packet counter */
  240. u16 cpucount6; /* CPU packet counter */
  241. u16 cpucount7; /* CPU packet counter */
  242. u16 cecount6; /* QE packet counter */
  243. u16 cecount7; /* QE packet counter */
  244. u32 weightstatus[MAX_TX_QUEUES]; /* accumulated weight factor */
  245. u32 rtsrshadow; /* temporary variable handled by QE */
  246. u32 time; /* temporary variable handled by QE */
  247. u32 ttl; /* temporary variable handled by QE */
  248. u32 mblinterval; /* max burst length interval */
  249. u16 nortsrbytetime; /* normalized value of byte time in tsr units */
  250. u8 fracsiz;
  251. u8 res0[1];
  252. u8 strictpriorityq; /* Strict Priority Mask register */
  253. u8 txasap; /* Transmit ASAP register */
  254. u8 extrabw; /* Extra BandWidth register */
  255. u8 oldwfqmask; /* temporary variable handled by QE */
  256. u8 weightfactor[MAX_TX_QUEUES]; /**< weight factor for queues */
  257. u32 minw; /* temporary variable handled by QE */
  258. u8 res1[0x70-0x64];
  259. } __attribute__ ((packed)) uec_scheduler_t;
  260. /* Tx firmware counters
  261. */
  262. typedef struct uec_tx_firmware_statistics_pram {
  263. u32 sicoltx; /* single collision */
  264. u32 mulcoltx; /* multiple collision */
  265. u32 latecoltxfr; /* late collision */
  266. u32 frabortduecol; /* frames aborted due to tx collision */
  267. u32 frlostinmactxer; /* frames lost due to internal MAC error tx */
  268. u32 carriersenseertx; /* carrier sense error */
  269. u32 frtxok; /* frames transmitted OK */
  270. u32 txfrexcessivedefer;
  271. u32 txpkts256; /* total packets(including bad) 256~511 B */
  272. u32 txpkts512; /* total packets(including bad) 512~1023B */
  273. u32 txpkts1024; /* total packets(including bad) 1024~1518B */
  274. u32 txpktsjumbo; /* total packets(including bad) >1024 */
  275. } __attribute__ ((packed)) uec_tx_firmware_statistics_pram_t;
  276. /* Tx global parameter table
  277. */
  278. typedef struct uec_tx_global_pram {
  279. u16 temoder;
  280. u8 res0[0x38-0x02];
  281. u32 sqptr;
  282. u32 schedulerbasepointer;
  283. u32 txrmonbaseptr;
  284. u32 tstate;
  285. u8 iphoffset[MAX_IPH_OFFSET_ENTRY];
  286. u32 vtagtable[0x8];
  287. u32 tqptr;
  288. u8 res2[0x80-0x74];
  289. } __attribute__ ((packed)) uec_tx_global_pram_t;
  290. /****** Rx data struct collection ******/
  291. /* Rx thread data, each Rx thread has one this struct.
  292. */
  293. typedef struct uec_thread_data_rx {
  294. u8 res0[40];
  295. } __attribute__ ((packed)) uec_thread_data_rx_t;
  296. /* Rx thread parameter, each Rx thread has one this struct.
  297. */
  298. typedef struct uec_thread_rx_pram {
  299. u8 res0[128];
  300. } __attribute__ ((packed)) uec_thread_rx_pram_t;
  301. /* Rx firmware counters
  302. */
  303. typedef struct uec_rx_firmware_statistics_pram {
  304. u32 frrxfcser; /* frames with crc error */
  305. u32 fraligner; /* frames with alignment error */
  306. u32 inrangelenrxer; /* in range length error */
  307. u32 outrangelenrxer; /* out of range length error */
  308. u32 frtoolong; /* frame too long */
  309. u32 runt; /* runt */
  310. u32 verylongevent; /* very long event */
  311. u32 symbolerror; /* symbol error */
  312. u32 dropbsy; /* drop because of BD not ready */
  313. u8 res0[0x8];
  314. u32 mismatchdrop; /* drop because of MAC filtering */
  315. u32 underpkts; /* total frames less than 64 octets */
  316. u32 pkts256; /* total frames(including bad)256~511 B */
  317. u32 pkts512; /* total frames(including bad)512~1023 B */
  318. u32 pkts1024; /* total frames(including bad)1024~1518 B */
  319. u32 pktsjumbo; /* total frames(including bad) >1024 B */
  320. u32 frlossinmacer;
  321. u32 pausefr; /* pause frames */
  322. u8 res1[0x4];
  323. u32 removevlan;
  324. u32 replacevlan;
  325. u32 insertvlan;
  326. } __attribute__ ((packed)) uec_rx_firmware_statistics_pram_t;
  327. /* Rx interrupt coalescing entry, each Rx queue has one this entry.
  328. */
  329. typedef struct uec_rx_interrupt_coalescing_entry {
  330. u32 maxvalue;
  331. u32 counter;
  332. } __attribute__ ((packed)) uec_rx_interrupt_coalescing_entry_t;
  333. typedef struct uec_rx_interrupt_coalescing_table {
  334. uec_rx_interrupt_coalescing_entry_t entry[MAX_RX_QUEUES];
  335. } __attribute__ ((packed)) uec_rx_interrupt_coalescing_table_t;
  336. /* RxBD queue entry, each Rx queue has one this entry.
  337. */
  338. typedef struct uec_rx_bd_queues_entry {
  339. u32 bdbaseptr; /* BD base pointer */
  340. u32 bdptr; /* BD pointer */
  341. u32 externalbdbaseptr; /* external BD base pointer */
  342. u32 externalbdptr; /* external BD pointer */
  343. } __attribute__ ((packed)) uec_rx_bd_queues_entry_t;
  344. /* Rx global paramter table
  345. */
  346. typedef struct uec_rx_global_pram {
  347. u32 remoder; /* ethernet mode reg. */
  348. u32 rqptr; /* base pointer to the Rx Queues */
  349. u32 res0[0x1];
  350. u8 res1[0x20-0xC];
  351. u16 typeorlen;
  352. u8 res2[0x1];
  353. u8 rxgstpack; /* ack on GRACEFUL STOP RX command */
  354. u32 rxrmonbaseptr; /* Rx RMON statistics base */
  355. u8 res3[0x30-0x28];
  356. u32 intcoalescingptr; /* Interrupt coalescing table pointer */
  357. u8 res4[0x36-0x34];
  358. u8 rstate;
  359. u8 res5[0x46-0x37];
  360. u16 mrblr; /* max receive buffer length reg. */
  361. u32 rbdqptr; /* RxBD parameter table description */
  362. u16 mflr; /* max frame length reg. */
  363. u16 minflr; /* min frame length reg. */
  364. u16 maxd1; /* max dma1 length reg. */
  365. u16 maxd2; /* max dma2 length reg. */
  366. u32 ecamptr; /* external CAM address */
  367. u32 l2qt; /* VLAN priority mapping table. */
  368. u32 l3qt[0x8]; /* IP priority mapping table. */
  369. u16 vlantype; /* vlan type */
  370. u16 vlantci; /* default vlan tci */
  371. u8 addressfiltering[64];/* address filtering data structure */
  372. u32 exfGlobalParam; /* extended filtering global parameters */
  373. u8 res6[0x100-0xC4]; /* Initialize to zero */
  374. } __attribute__ ((packed)) uec_rx_global_pram_t;
  375. #define GRACEFUL_STOP_ACKNOWLEDGE_RX 0x01
  376. /****** UEC common ******/
  377. /* UCC statistics - hardware counters
  378. */
  379. typedef struct uec_hardware_statistics {
  380. u32 tx64;
  381. u32 tx127;
  382. u32 tx255;
  383. u32 rx64;
  384. u32 rx127;
  385. u32 rx255;
  386. u32 txok;
  387. u16 txcf;
  388. u32 tmca;
  389. u32 tbca;
  390. u32 rxfok;
  391. u32 rxbok;
  392. u32 rbyt;
  393. u32 rmca;
  394. u32 rbca;
  395. } __attribute__ ((packed)) uec_hardware_statistics_t;
  396. /* InitEnet command parameter
  397. */
  398. typedef struct uec_init_cmd_pram {
  399. u8 resinit0;
  400. u8 resinit1;
  401. u8 resinit2;
  402. u8 resinit3;
  403. u16 resinit4;
  404. u8 res1[0x1];
  405. u8 largestexternallookupkeysize;
  406. u32 rgftgfrxglobal;
  407. u32 rxthread[MAX_ENET_INIT_PARAM_ENTRIES_RX]; /* rx threads */
  408. u8 res2[0x38 - 0x30];
  409. u32 txglobal; /* tx global */
  410. u32 txthread[MAX_ENET_INIT_PARAM_ENTRIES_TX]; /* tx threads */
  411. u8 res3[0x1];
  412. } __attribute__ ((packed)) uec_init_cmd_pram_t;
  413. #define ENET_INIT_PARAM_RGF_SHIFT (32 - 4)
  414. #define ENET_INIT_PARAM_TGF_SHIFT (32 - 8)
  415. #define ENET_INIT_PARAM_RISC_MASK 0x0000003f
  416. #define ENET_INIT_PARAM_PTR_MASK 0x00ffffc0
  417. #define ENET_INIT_PARAM_SNUM_MASK 0xff000000
  418. #define ENET_INIT_PARAM_SNUM_SHIFT 24
  419. #define ENET_INIT_PARAM_MAGIC_RES_INIT0 0x06
  420. #define ENET_INIT_PARAM_MAGIC_RES_INIT1 0x30
  421. #define ENET_INIT_PARAM_MAGIC_RES_INIT2 0xff
  422. #define ENET_INIT_PARAM_MAGIC_RES_INIT3 0x00
  423. #define ENET_INIT_PARAM_MAGIC_RES_INIT4 0x0400
  424. /* structure representing 82xx Address Filtering Enet Address in PRAM
  425. */
  426. typedef struct uec_82xx_enet_address {
  427. u8 res1[0x2];
  428. u16 h; /* address (MSB) */
  429. u16 m; /* address */
  430. u16 l; /* address (LSB) */
  431. } __attribute__ ((packed)) uec_82xx_enet_address_t;
  432. /* structure representing 82xx Address Filtering PRAM
  433. */
  434. typedef struct uec_82xx_address_filtering_pram {
  435. u32 iaddr_h; /* individual address filter, high */
  436. u32 iaddr_l; /* individual address filter, low */
  437. u32 gaddr_h; /* group address filter, high */
  438. u32 gaddr_l; /* group address filter, low */
  439. uec_82xx_enet_address_t taddr;
  440. uec_82xx_enet_address_t paddr[4];
  441. u8 res0[0x40-0x38];
  442. } __attribute__ ((packed)) uec_82xx_address_filtering_pram_t;
  443. /* Buffer Descriptor
  444. */
  445. typedef struct buffer_descriptor {
  446. u16 status;
  447. u16 len;
  448. u32 data;
  449. } __attribute__ ((packed)) qe_bd_t, *p_bd_t;
  450. #define SIZEOFBD sizeof(qe_bd_t)
  451. /* Common BD flags
  452. */
  453. #define BD_WRAP 0x2000
  454. #define BD_INT 0x1000
  455. #define BD_LAST 0x0800
  456. #define BD_CLEAN 0x3000
  457. /* TxBD status flags
  458. */
  459. #define TxBD_READY 0x8000
  460. #define TxBD_PADCRC 0x4000
  461. #define TxBD_WRAP BD_WRAP
  462. #define TxBD_INT BD_INT
  463. #define TxBD_LAST BD_LAST
  464. #define TxBD_TXCRC 0x0400
  465. #define TxBD_DEF 0x0200
  466. #define TxBD_PP 0x0100
  467. #define TxBD_LC 0x0080
  468. #define TxBD_RL 0x0040
  469. #define TxBD_RC 0x003C
  470. #define TxBD_UNDERRUN 0x0002
  471. #define TxBD_TRUNC 0x0001
  472. #define TxBD_ERROR (TxBD_UNDERRUN | TxBD_TRUNC)
  473. /* RxBD status flags
  474. */
  475. #define RxBD_EMPTY 0x8000
  476. #define RxBD_OWNER 0x4000
  477. #define RxBD_WRAP BD_WRAP
  478. #define RxBD_INT BD_INT
  479. #define RxBD_LAST BD_LAST
  480. #define RxBD_FIRST 0x0400
  481. #define RxBD_CMR 0x0200
  482. #define RxBD_MISS 0x0100
  483. #define RxBD_BCAST 0x0080
  484. #define RxBD_MCAST 0x0040
  485. #define RxBD_LG 0x0020
  486. #define RxBD_NO 0x0010
  487. #define RxBD_SHORT 0x0008
  488. #define RxBD_CRCERR 0x0004
  489. #define RxBD_OVERRUN 0x0002
  490. #define RxBD_IPCH 0x0001
  491. #define RxBD_ERROR (RxBD_LG | RxBD_NO | RxBD_SHORT | \
  492. RxBD_CRCERR | RxBD_OVERRUN)
  493. /* BD access macros
  494. */
  495. #define BD_STATUS(_bd) (((p_bd_t)(_bd))->status)
  496. #define BD_STATUS_SET(_bd, _val) (((p_bd_t)(_bd))->status = _val)
  497. #define BD_LENGTH(_bd) (((p_bd_t)(_bd))->len)
  498. #define BD_LENGTH_SET(_bd, _val) (((p_bd_t)(_bd))->len = _val)
  499. #define BD_DATA_CLEAR(_bd) (((p_bd_t)(_bd))->data = 0)
  500. #define BD_IS_DATA(_bd) (((p_bd_t)(_bd))->data)
  501. #define BD_DATA(_bd) ((u8 *)(((p_bd_t)(_bd))->data))
  502. #define BD_DATA_SET(_bd, _data) (((p_bd_t)(_bd))->data = (u32)(_data))
  503. #define BD_ADVANCE(_bd,_status,_base) \
  504. (((_status) & BD_WRAP) ? (_bd) = ((p_bd_t)(_base)) : ++(_bd))
  505. /* Rx Prefetched BDs
  506. */
  507. typedef struct uec_rx_prefetched_bds {
  508. qe_bd_t bd[MAX_PREFETCHED_BDS]; /* prefetched bd */
  509. } __attribute__ ((packed)) uec_rx_prefetched_bds_t;
  510. /* Alignments
  511. */
  512. #define UEC_RX_GLOBAL_PRAM_ALIGNMENT 64
  513. #define UEC_TX_GLOBAL_PRAM_ALIGNMENT 64
  514. #define UEC_THREAD_RX_PRAM_ALIGNMENT 128
  515. #define UEC_THREAD_TX_PRAM_ALIGNMENT 64
  516. #define UEC_THREAD_DATA_ALIGNMENT 256
  517. #define UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT 32
  518. #define UEC_SCHEDULER_ALIGNMENT 4
  519. #define UEC_TX_STATISTICS_ALIGNMENT 4
  520. #define UEC_RX_STATISTICS_ALIGNMENT 4
  521. #define UEC_RX_INTERRUPT_COALESCING_ALIGNMENT 4
  522. #define UEC_RX_BD_QUEUES_ALIGNMENT 8
  523. #define UEC_RX_PREFETCHED_BDS_ALIGNMENT 128
  524. #define UEC_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT 4
  525. #define UEC_RX_BD_RING_ALIGNMENT 32
  526. #define UEC_TX_BD_RING_ALIGNMENT 32
  527. #define UEC_MRBLR_ALIGNMENT 128
  528. #define UEC_RX_BD_RING_SIZE_ALIGNMENT 4
  529. #define UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT 32
  530. #define UEC_RX_DATA_BUF_ALIGNMENT 64
  531. #define UEC_VLAN_PRIORITY_MAX 8
  532. #define UEC_IP_PRIORITY_MAX 64
  533. #define UEC_TX_VTAG_TABLE_ENTRY_MAX 8
  534. #define UEC_RX_BD_RING_SIZE_MIN 8
  535. #define UEC_TX_BD_RING_SIZE_MIN 2
  536. /* Ethernet speed
  537. */
  538. typedef enum enet_speed {
  539. ENET_SPEED_10BT, /* 10 Base T */
  540. ENET_SPEED_100BT, /* 100 Base T */
  541. ENET_SPEED_1000BT /* 1000 Base T */
  542. } enet_speed_e;
  543. /* Ethernet Address Type.
  544. */
  545. typedef enum enet_addr_type {
  546. ENET_ADDR_TYPE_INDIVIDUAL,
  547. ENET_ADDR_TYPE_GROUP,
  548. ENET_ADDR_TYPE_BROADCAST
  549. } enet_addr_type_e;
  550. /* TBI / MII Set Register
  551. */
  552. typedef enum enet_tbi_mii_reg {
  553. ENET_TBI_MII_CR = 0x00,
  554. ENET_TBI_MII_SR = 0x01,
  555. ENET_TBI_MII_ANA = 0x04,
  556. ENET_TBI_MII_ANLPBPA = 0x05,
  557. ENET_TBI_MII_ANEX = 0x06,
  558. ENET_TBI_MII_ANNPT = 0x07,
  559. ENET_TBI_MII_ANLPANP = 0x08,
  560. ENET_TBI_MII_EXST = 0x0F,
  561. ENET_TBI_MII_JD = 0x10,
  562. ENET_TBI_MII_TBICON = 0x11
  563. } enet_tbi_mii_reg_e;
  564. /* TBI MDIO register bit fields*/
  565. #define TBICON_CLK_SELECT 0x0020
  566. #define TBIANA_ASYMMETRIC_PAUSE 0x0100
  567. #define TBIANA_SYMMETRIC_PAUSE 0x0080
  568. #define TBIANA_HALF_DUPLEX 0x0040
  569. #define TBIANA_FULL_DUPLEX 0x0020
  570. #define TBICR_PHY_RESET 0x8000
  571. #define TBICR_ANEG_ENABLE 0x1000
  572. #define TBICR_RESTART_ANEG 0x0200
  573. #define TBICR_FULL_DUPLEX 0x0100
  574. #define TBICR_SPEED1_SET 0x0040
  575. #define TBIANA_SETTINGS ( \
  576. TBIANA_ASYMMETRIC_PAUSE \
  577. | TBIANA_SYMMETRIC_PAUSE \
  578. | TBIANA_FULL_DUPLEX \
  579. )
  580. #define TBICR_SETTINGS ( \
  581. TBICR_PHY_RESET \
  582. | TBICR_ANEG_ENABLE \
  583. | TBICR_FULL_DUPLEX \
  584. | TBICR_SPEED1_SET \
  585. )
  586. /* UEC number of threads
  587. */
  588. typedef enum uec_num_of_threads {
  589. UEC_NUM_OF_THREADS_1 = 0x1, /* 1 */
  590. UEC_NUM_OF_THREADS_2 = 0x2, /* 2 */
  591. UEC_NUM_OF_THREADS_4 = 0x0, /* 4 */
  592. UEC_NUM_OF_THREADS_6 = 0x3, /* 6 */
  593. UEC_NUM_OF_THREADS_8 = 0x4 /* 8 */
  594. } uec_num_of_threads_e;
  595. /* UEC initialization info struct
  596. */
  597. #define STD_UEC_INFO(num) \
  598. { \
  599. .uf_info = { \
  600. .ucc_num = CONFIG_SYS_UEC##num##_UCC_NUM,\
  601. .rx_clock = CONFIG_SYS_UEC##num##_RX_CLK, \
  602. .tx_clock = CONFIG_SYS_UEC##num##_TX_CLK, \
  603. .eth_type = CONFIG_SYS_UEC##num##_ETH_TYPE,\
  604. }, \
  605. .num_threads_tx = UEC_NUM_OF_THREADS_1, \
  606. .num_threads_rx = UEC_NUM_OF_THREADS_1, \
  607. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, \
  608. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, \
  609. .tx_bd_ring_len = 16, \
  610. .rx_bd_ring_len = 16, \
  611. .phy_address = CONFIG_SYS_UEC##num##_PHY_ADDR, \
  612. .enet_interface_type = CONFIG_SYS_UEC##num##_INTERFACE_TYPE, \
  613. .speed = CONFIG_SYS_UEC##num##_INTERFACE_SPEED, \
  614. }
  615. typedef struct uec_info {
  616. ucc_fast_info_t uf_info;
  617. uec_num_of_threads_e num_threads_tx;
  618. uec_num_of_threads_e num_threads_rx;
  619. unsigned int risc_tx;
  620. unsigned int risc_rx;
  621. u16 rx_bd_ring_len;
  622. u16 tx_bd_ring_len;
  623. u8 phy_address;
  624. enum fsl_phy_enet_if enet_interface_type;
  625. int speed;
  626. } uec_info_t;
  627. /* UEC driver initialized info
  628. */
  629. #define MAX_RXBUF_LEN 1536
  630. #define MAX_FRAME_LEN 1518
  631. #define MIN_FRAME_LEN 64
  632. #define MAX_DMA1_LEN 1520
  633. #define MAX_DMA2_LEN 1520
  634. /* UEC driver private struct
  635. */
  636. typedef struct uec_private {
  637. uec_info_t *uec_info;
  638. ucc_fast_private_t *uccf;
  639. struct eth_device *dev;
  640. uec_t *uec_regs;
  641. uec_mii_t *uec_mii_regs;
  642. /* enet init command parameter */
  643. uec_init_cmd_pram_t *p_init_enet_param;
  644. u32 init_enet_param_offset;
  645. /* Rx and Tx paramter */
  646. uec_rx_global_pram_t *p_rx_glbl_pram;
  647. u32 rx_glbl_pram_offset;
  648. uec_tx_global_pram_t *p_tx_glbl_pram;
  649. u32 tx_glbl_pram_offset;
  650. uec_send_queue_mem_region_t *p_send_q_mem_reg;
  651. u32 send_q_mem_reg_offset;
  652. uec_thread_data_tx_t *p_thread_data_tx;
  653. u32 thread_dat_tx_offset;
  654. uec_thread_data_rx_t *p_thread_data_rx;
  655. u32 thread_dat_rx_offset;
  656. uec_rx_bd_queues_entry_t *p_rx_bd_qs_tbl;
  657. u32 rx_bd_qs_tbl_offset;
  658. /* BDs specific */
  659. u8 *p_tx_bd_ring;
  660. u32 tx_bd_ring_offset;
  661. u8 *p_rx_bd_ring;
  662. u32 rx_bd_ring_offset;
  663. u8 *p_rx_buf;
  664. u32 rx_buf_offset;
  665. volatile qe_bd_t *txBd;
  666. volatile qe_bd_t *rxBd;
  667. /* Status */
  668. int mac_tx_enabled;
  669. int mac_rx_enabled;
  670. int grace_stopped_tx;
  671. int grace_stopped_rx;
  672. int the_first_run;
  673. /* PHY specific */
  674. struct uec_mii_info *mii_info;
  675. int oldspeed;
  676. int oldduplex;
  677. int oldlink;
  678. } uec_private_t;
  679. int uec_initialize(bd_t *bis, uec_info_t *uec_info);
  680. int uec_eth_init(bd_t *bis, uec_info_t *uecs, int num);
  681. int uec_standard_init(bd_t *bis);
  682. #endif /* __UEC_H__ */