mpc85xx_ddr_gen3.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <asm/processor.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. DECLARE_GLOBAL_DATA_PTR;
  16. /*
  17. * regs has the to-be-set values for DDR controller registers
  18. * ctrl_num is the DDR controller number
  19. * step: 0 goes through the initialization in one pass
  20. * 1 sets registers and returns before enabling controller
  21. * 2 resumes from step 1 and continues to initialize
  22. * Dividing the initialization to two steps to deassert DDR reset signal
  23. * to comply with JEDEC specs for RDIMMs.
  24. */
  25. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  26. unsigned int ctrl_num, int step)
  27. {
  28. unsigned int i, bus_width;
  29. struct ccsr_ddr __iomem *ddr;
  30. u32 temp_sdram_cfg;
  31. u32 total_gb_size_per_controller;
  32. int timeout;
  33. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  34. int timeout_save;
  35. volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR;
  36. unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t;
  37. int csn = -1;
  38. #endif
  39. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  40. u32 save1, save2;
  41. #endif
  42. #ifdef CONFIG_DEEP_SLEEP
  43. const ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  44. bool sleep_flag = 0;
  45. #endif
  46. #ifdef CONFIG_DEEP_SLEEP
  47. if (in_be32(&gur->scrtsr[0]) & (1 << 3))
  48. sleep_flag = 1;
  49. #endif
  50. switch (ctrl_num) {
  51. case 0:
  52. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  53. break;
  54. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  55. case 1:
  56. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  57. break;
  58. #endif
  59. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  60. case 2:
  61. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  62. break;
  63. #endif
  64. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  65. case 3:
  66. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  67. break;
  68. #endif
  69. default:
  70. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  71. return;
  72. }
  73. if (step == 2)
  74. goto step2;
  75. if (regs->ddr_eor)
  76. out_be32(&ddr->eor, regs->ddr_eor);
  77. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  78. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  79. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  80. cs_sa = (regs->cs[i].bnds >> 16) & 0xfff;
  81. cs_ea = regs->cs[i].bnds & 0xfff;
  82. if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) {
  83. csn = i;
  84. csn_bnds_backup = regs->cs[i].bnds;
  85. csn_bnds_t = (unsigned int *) &regs->cs[i].bnds;
  86. if (cs_ea > 0xeff)
  87. *csn_bnds_t = regs->cs[i].bnds + 0x01000000;
  88. else
  89. *csn_bnds_t = regs->cs[i].bnds + 0x01000100;
  90. debug("Found cs%d_bns (0x%08x) covering 0xff000000, "
  91. "change it to 0x%x\n",
  92. csn, csn_bnds_backup, regs->cs[i].bnds);
  93. break;
  94. }
  95. }
  96. #endif
  97. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  98. if (i == 0) {
  99. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  100. out_be32(&ddr->cs0_config, regs->cs[i].config);
  101. out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
  102. } else if (i == 1) {
  103. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  104. out_be32(&ddr->cs1_config, regs->cs[i].config);
  105. out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
  106. } else if (i == 2) {
  107. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  108. out_be32(&ddr->cs2_config, regs->cs[i].config);
  109. out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
  110. } else if (i == 3) {
  111. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  112. out_be32(&ddr->cs3_config, regs->cs[i].config);
  113. out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
  114. }
  115. }
  116. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  117. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  118. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  119. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  120. #ifdef CONFIG_DEEP_SLEEP
  121. if (sleep_flag)
  122. out_be32(&ddr->sdram_cfg_2,
  123. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  124. else
  125. #endif
  126. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  127. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  128. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  129. out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  130. out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  131. out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  132. out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  133. out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  134. out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  135. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  136. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  137. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  138. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  139. #ifdef CONFIG_DEEP_SLEEP
  140. if (sleep_flag) {
  141. out_be32(&ddr->init_addr, 0);
  142. out_be32(&ddr->init_ext_addr, (1 << 31));
  143. } else
  144. #endif
  145. {
  146. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  147. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  148. }
  149. out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  150. out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  151. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  152. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  153. #ifndef CONFIG_SYS_FSL_DDR_EMU
  154. /*
  155. * Skip these two registers if running on emulator
  156. * because emulator doesn't have skew between bytes.
  157. */
  158. if (regs->ddr_wrlvl_cntl_2)
  159. out_be32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  160. if (regs->ddr_wrlvl_cntl_3)
  161. out_be32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  162. #endif
  163. out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  164. out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  165. out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  166. out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  167. out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  168. out_be32(&ddr->err_disable, regs->err_disable);
  169. out_be32(&ddr->err_int_en, regs->err_int_en);
  170. for (i = 0; i < 32; i++) {
  171. if (regs->debug[i]) {
  172. debug("Write to debug_%d as %08x\n", i+1, regs->debug[i]);
  173. out_be32(&ddr->debug[i], regs->debug[i]);
  174. }
  175. }
  176. #ifdef CONFIG_SYS_FSL_ERRATUM_A_004934
  177. out_be32(&ddr->debug[28], 0x30003000);
  178. #endif
  179. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  180. out_be32(&ddr->debug[12], 0x00000015);
  181. out_be32(&ddr->debug[21], 0x24000000);
  182. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR_A003474 */
  183. /*
  184. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  185. * deasserted. Clocks start when any chip select is enabled and clock
  186. * control register is set. Because all DDR components are connected to
  187. * one reset signal, this needs to be done in two steps. Step 1 is to
  188. * get the clocks started. Step 2 resumes after reset signal is
  189. * deasserted.
  190. */
  191. if (step == 1) {
  192. udelay(200);
  193. return;
  194. }
  195. step2:
  196. /* Set, but do not enable the memory */
  197. temp_sdram_cfg = regs->ddr_sdram_cfg;
  198. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  199. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  200. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  201. debug("Workaround for ERRATUM_DDR_A003\n");
  202. if (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  203. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff);
  204. out_be32(&ddr->debug[2], 0x00000400);
  205. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff);
  206. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff);
  207. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb);
  208. out_be32(&ddr->mtcr, 0);
  209. save1 = in_be32(&ddr->debug[12]);
  210. save2 = in_be32(&ddr->debug[21]);
  211. out_be32(&ddr->debug[12], 0x00000015);
  212. out_be32(&ddr->debug[21], 0x24000000);
  213. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff);
  214. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN);
  215. asm volatile("sync;isync");
  216. while (!(in_be32(&ddr->debug[1]) & 0x2))
  217. ;
  218. switch (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  219. case 0x00000000:
  220. out_be32(&ddr->sdram_md_cntl,
  221. MD_CNTL_MD_EN |
  222. MD_CNTL_CS_SEL_CS0_CS1 |
  223. 0x04000000 |
  224. MD_CNTL_WRCW |
  225. MD_CNTL_MD_VALUE(0x02));
  226. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  227. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  228. break;
  229. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  230. ;
  231. out_be32(&ddr->sdram_md_cntl,
  232. MD_CNTL_MD_EN |
  233. MD_CNTL_CS_SEL_CS2_CS3 |
  234. 0x04000000 |
  235. MD_CNTL_WRCW |
  236. MD_CNTL_MD_VALUE(0x02));
  237. #endif
  238. break;
  239. case 0x00100000:
  240. out_be32(&ddr->sdram_md_cntl,
  241. MD_CNTL_MD_EN |
  242. MD_CNTL_CS_SEL_CS0_CS1 |
  243. 0x04000000 |
  244. MD_CNTL_WRCW |
  245. MD_CNTL_MD_VALUE(0x0a));
  246. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  247. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  248. break;
  249. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  250. ;
  251. out_be32(&ddr->sdram_md_cntl,
  252. MD_CNTL_MD_EN |
  253. MD_CNTL_CS_SEL_CS2_CS3 |
  254. 0x04000000 |
  255. MD_CNTL_WRCW |
  256. MD_CNTL_MD_VALUE(0x0a));
  257. #endif
  258. break;
  259. case 0x00200000:
  260. out_be32(&ddr->sdram_md_cntl,
  261. MD_CNTL_MD_EN |
  262. MD_CNTL_CS_SEL_CS0_CS1 |
  263. 0x04000000 |
  264. MD_CNTL_WRCW |
  265. MD_CNTL_MD_VALUE(0x12));
  266. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  267. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  268. break;
  269. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  270. ;
  271. out_be32(&ddr->sdram_md_cntl,
  272. MD_CNTL_MD_EN |
  273. MD_CNTL_CS_SEL_CS2_CS3 |
  274. 0x04000000 |
  275. MD_CNTL_WRCW |
  276. MD_CNTL_MD_VALUE(0x12));
  277. #endif
  278. break;
  279. case 0x00300000:
  280. out_be32(&ddr->sdram_md_cntl,
  281. MD_CNTL_MD_EN |
  282. MD_CNTL_CS_SEL_CS0_CS1 |
  283. 0x04000000 |
  284. MD_CNTL_WRCW |
  285. MD_CNTL_MD_VALUE(0x1a));
  286. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  287. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  288. break;
  289. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  290. ;
  291. out_be32(&ddr->sdram_md_cntl,
  292. MD_CNTL_MD_EN |
  293. MD_CNTL_CS_SEL_CS2_CS3 |
  294. 0x04000000 |
  295. MD_CNTL_WRCW |
  296. MD_CNTL_MD_VALUE(0x1a));
  297. #endif
  298. break;
  299. default:
  300. out_be32(&ddr->sdram_md_cntl,
  301. MD_CNTL_MD_EN |
  302. MD_CNTL_CS_SEL_CS0_CS1 |
  303. 0x04000000 |
  304. MD_CNTL_WRCW |
  305. MD_CNTL_MD_VALUE(0x02));
  306. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  307. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  308. break;
  309. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  310. ;
  311. out_be32(&ddr->sdram_md_cntl,
  312. MD_CNTL_MD_EN |
  313. MD_CNTL_CS_SEL_CS2_CS3 |
  314. 0x04000000 |
  315. MD_CNTL_WRCW |
  316. MD_CNTL_MD_VALUE(0x02));
  317. #endif
  318. printf("Unsupported RC10\n");
  319. break;
  320. }
  321. while (in_be32(&ddr->sdram_md_cntl) & 0x80000000)
  322. ;
  323. udelay(6);
  324. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  325. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  326. out_be32(&ddr->debug[2], 0x0);
  327. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  328. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  329. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  330. out_be32(&ddr->debug[12], save1);
  331. out_be32(&ddr->debug[21], save2);
  332. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  333. }
  334. #endif
  335. /*
  336. * For 8572 DDR1 erratum - DDR controller may enter illegal state
  337. * when operatiing in 32-bit bus mode with 4-beat bursts,
  338. * This erratum does not affect DDR3 mode, only for DDR2 mode.
  339. */
  340. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
  341. debug("Workaround for ERRATUM_DDR_115\n");
  342. if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
  343. && in_be32(&ddr->sdram_cfg) & 0x80000) {
  344. /* set DEBUG_1[31] */
  345. setbits_be32(&ddr->debug[0], 1);
  346. }
  347. #endif
  348. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  349. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  350. /*
  351. * This is the combined workaround for DDR111 and DDR134
  352. * following the published errata for MPC8572
  353. */
  354. /* 1. Set EEBACR[3] */
  355. setbits_be32(&ecm->eebacr, 0x10000000);
  356. debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  357. /* 2. Set DINIT in SDRAM_CFG_2*/
  358. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT);
  359. debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n",
  360. in_be32(&ddr->sdram_cfg_2));
  361. /* 3. Set DEBUG_3[21] */
  362. setbits_be32(&ddr->debug[2], 0x400);
  363. debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  364. #endif /* part 1 of the workaound */
  365. /*
  366. * 500 painful micro-seconds must elapse between
  367. * the DDR clock setup and the DDR config enable.
  368. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  369. * we choose the max, that is 500 us for all of case.
  370. */
  371. udelay(500);
  372. asm volatile("sync;isync");
  373. #ifdef CONFIG_DEEP_SLEEP
  374. if (sleep_flag) {
  375. /* enter self-refresh */
  376. setbits_be32(&ddr->sdram_cfg_2, (1 << 31));
  377. /* do board specific memory setup */
  378. board_mem_sleep_setup();
  379. }
  380. #endif
  381. /* Let the controller go */
  382. #ifdef CONFIG_DEEP_SLEEP
  383. if (sleep_flag)
  384. temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
  385. else
  386. #endif
  387. temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI);
  388. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  389. asm volatile("sync;isync");
  390. total_gb_size_per_controller = 0;
  391. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  392. if (!(regs->cs[i].config & 0x80000000))
  393. continue;
  394. total_gb_size_per_controller += 1 << (
  395. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  396. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  397. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  398. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  399. 26); /* minus 26 (count of 64M) */
  400. }
  401. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  402. total_gb_size_per_controller *= 3;
  403. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  404. total_gb_size_per_controller <<= 1;
  405. /*
  406. * total memory / bus width = transactions needed
  407. * transactions needed / data rate = seconds
  408. * to add plenty of buffer, double the time
  409. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  410. * Let's wait for 800ms
  411. */
  412. bus_width = 3 - ((ddr->sdram_cfg & SDRAM_CFG_DBW_MASK)
  413. >> SDRAM_CFG_DBW_SHIFT);
  414. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  415. (get_ddr_freq(0) >> 20)) << 1;
  416. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  417. timeout_save = timeout;
  418. #endif
  419. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  420. debug("total %d GB\n", total_gb_size_per_controller);
  421. debug("Need to wait up to %d * 10ms\n", timeout);
  422. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  423. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  424. (timeout >= 0)) {
  425. udelay(10000); /* throttle polling rate */
  426. timeout--;
  427. }
  428. if (timeout <= 0)
  429. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  430. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  431. /* continue this workaround */
  432. /* 4. Clear DEBUG3[21] */
  433. clrbits_be32(&ddr->debug[2], 0x400);
  434. debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  435. /* DDR134 workaround starts */
  436. /* A: Clear sdram_cfg_2[odt_cfg] */
  437. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK);
  438. debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n",
  439. in_be32(&ddr->sdram_cfg_2));
  440. /* B: Set DEBUG1[15] */
  441. setbits_be32(&ddr->debug[0], 0x10000);
  442. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  443. /* C: Set timing_cfg_2[cpo] to 0b11111 */
  444. setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK);
  445. debug("Setting TMING_CFG_2[CPO] to 0x%08x\n",
  446. in_be32(&ddr->timing_cfg_2));
  447. /* D: Set D6 to 0x9f9f9f9f */
  448. out_be32(&ddr->debug[5], 0x9f9f9f9f);
  449. debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5]));
  450. /* E: Set D7 to 0x9f9f9f9f */
  451. out_be32(&ddr->debug[6], 0x9f9f9f9f);
  452. debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6]));
  453. /* F: Set D2[20] */
  454. setbits_be32(&ddr->debug[1], 0x800);
  455. debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1]));
  456. /* G: Poll on D2[20] until cleared */
  457. while (in_be32(&ddr->debug[1]) & 0x800)
  458. udelay(10000); /* throttle polling rate */
  459. /* H: Clear D1[15] */
  460. clrbits_be32(&ddr->debug[0], 0x10000);
  461. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  462. /* I: Set sdram_cfg_2[odt_cfg] */
  463. setbits_be32(&ddr->sdram_cfg_2,
  464. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK);
  465. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  466. /* Continuing with the DDR111 workaround */
  467. /* 5. Set D2[21] */
  468. setbits_be32(&ddr->debug[1], 0x400);
  469. debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1]));
  470. /* 6. Poll D2[21] until its cleared */
  471. while (in_be32(&ddr->debug[1]) & 0x400)
  472. udelay(10000); /* throttle polling rate */
  473. /* 7. Wait for state machine 2nd run, roughly 400ms/GB */
  474. debug("Wait for %d * 10ms\n", timeout_save);
  475. udelay(timeout_save * 10000);
  476. /* 8. Set sdram_cfg_2[dinit] if options requires */
  477. setbits_be32(&ddr->sdram_cfg_2,
  478. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT);
  479. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  480. /* 9. Poll until dinit is cleared */
  481. timeout = timeout_save;
  482. debug("Need to wait up to %d * 10ms\n", timeout);
  483. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  484. (timeout >= 0)) {
  485. udelay(10000); /* throttle polling rate */
  486. timeout--;
  487. }
  488. if (timeout <= 0)
  489. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  490. /* 10. Clear EEBACR[3] */
  491. clrbits_be32(&ecm->eebacr, 10000000);
  492. debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  493. if (csn != -1) {
  494. csn_bnds_t = (unsigned int *) &regs->cs[csn].bnds;
  495. *csn_bnds_t = csn_bnds_backup;
  496. debug("Change cs%d_bnds back to 0x%08x\n",
  497. csn, regs->cs[csn].bnds);
  498. setbits_be32(&ddr->sdram_cfg, 0x2); /* MEM_HALT */
  499. switch (csn) {
  500. case 0:
  501. out_be32(&ddr->cs0_bnds, regs->cs[csn].bnds);
  502. break;
  503. case 1:
  504. out_be32(&ddr->cs1_bnds, regs->cs[csn].bnds);
  505. break;
  506. case 2:
  507. out_be32(&ddr->cs2_bnds, regs->cs[csn].bnds);
  508. break;
  509. case 3:
  510. out_be32(&ddr->cs3_bnds, regs->cs[csn].bnds);
  511. break;
  512. }
  513. clrbits_be32(&ddr->sdram_cfg, 0x2);
  514. }
  515. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */
  516. #ifdef CONFIG_DEEP_SLEEP
  517. if (sleep_flag)
  518. /* exit self-refresh */
  519. clrbits_be32(&ddr->sdram_cfg_2, (1 << 31));
  520. #endif
  521. }