mpc85xx_ddr_gen2.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/processor.h>
  11. #include <fsl_ddr_sdram.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  16. unsigned int ctrl_num, int step)
  17. {
  18. unsigned int i;
  19. struct ccsr_ddr __iomem *ddr =
  20. (struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DDR_ADDR;
  21. #if defined(CONFIG_SYS_FSL_ERRATUM_NMG_DDR120) && defined(CONFIG_MPC85xx)
  22. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  23. uint svr;
  24. #endif
  25. if (ctrl_num) {
  26. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  27. return;
  28. }
  29. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_DDR120
  30. /*
  31. * Set the DDR IO receiver to an acceptable bias point.
  32. * Fixed in Rev 2.1.
  33. */
  34. svr = get_svr();
  35. if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0)) {
  36. if ((regs->ddr_sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) ==
  37. SDRAM_CFG_SDRAM_TYPE_DDR2)
  38. out_be32(&gur->ddrioovcr, 0x90000000);
  39. else
  40. out_be32(&gur->ddrioovcr, 0xA8000000);
  41. }
  42. #endif
  43. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  44. if (i == 0) {
  45. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  46. out_be32(&ddr->cs0_config, regs->cs[i].config);
  47. } else if (i == 1) {
  48. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  49. out_be32(&ddr->cs1_config, regs->cs[i].config);
  50. } else if (i == 2) {
  51. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  52. out_be32(&ddr->cs2_config, regs->cs[i].config);
  53. } else if (i == 3) {
  54. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  55. out_be32(&ddr->cs3_config, regs->cs[i].config);
  56. }
  57. }
  58. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  59. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  60. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  61. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  62. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  63. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  64. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  65. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  66. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  67. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  68. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  69. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  70. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  71. /*
  72. * 200 painful micro-seconds must elapse between
  73. * the DDR clock setup and the DDR config enable.
  74. */
  75. udelay(200);
  76. asm volatile("sync;isync");
  77. out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
  78. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  79. while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
  80. udelay(10000); /* throttle polling rate */
  81. }
  82. }