mpc85xx_ddr_gen1.c 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <fsl_ddr_sdram.h>
  11. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  12. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  13. #endif
  14. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  15. unsigned int ctrl_num, int step)
  16. {
  17. unsigned int i;
  18. struct ccsr_ddr __iomem *ddr =
  19. (struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DDR_ADDR;
  20. if (ctrl_num != 0) {
  21. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  22. return;
  23. }
  24. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  25. if (i == 0) {
  26. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  27. out_be32(&ddr->cs0_config, regs->cs[i].config);
  28. } else if (i == 1) {
  29. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  30. out_be32(&ddr->cs1_config, regs->cs[i].config);
  31. } else if (i == 2) {
  32. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  33. out_be32(&ddr->cs2_config, regs->cs[i].config);
  34. } else if (i == 3) {
  35. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  36. out_be32(&ddr->cs3_config, regs->cs[i].config);
  37. }
  38. }
  39. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  40. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  41. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  42. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  43. #if defined(CONFIG_MPC8555) || defined(CONFIG_MPC8541)
  44. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  45. #endif
  46. /*
  47. * 200 painful micro-seconds must elapse between
  48. * the DDR clock setup and the DDR config enable.
  49. */
  50. udelay(200);
  51. asm volatile("sync;isync");
  52. out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
  53. asm("sync;isync;msync");
  54. udelay(500);
  55. }
  56. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  57. /*
  58. * Initialize all of memory for ECC, then enable errors.
  59. */
  60. void
  61. ddr_enable_ecc(unsigned int dram_size)
  62. {
  63. struct ccsr_ddr __iomem *ddr =
  64. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  65. dma_meminit(CONFIG_MEM_INIT_VALUE, dram_size);
  66. /*
  67. * Enable errors for ECC.
  68. */
  69. debug("DMA DDR: err_disable = 0x%08x\n", ddr->err_disable);
  70. ddr->err_disable = 0x00000000;
  71. asm("sync;isync;msync");
  72. debug("DMA DDR: err_disable = 0x%08x\n", ddr->err_disable);
  73. }
  74. #endif /* CONFIG_DDR_ECC && ! CONFIG_ECC_INIT_VIA_DDRCONTROLLER */