ctrl_regs.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_ddr.h>
  14. #include <fsl_immap.h>
  15. #include <asm/io.h>
  16. /*
  17. * Determine Rtt value.
  18. *
  19. * This should likely be either board or controller specific.
  20. *
  21. * Rtt(nominal) - DDR2:
  22. * 0 = Rtt disabled
  23. * 1 = 75 ohm
  24. * 2 = 150 ohm
  25. * 3 = 50 ohm
  26. * Rtt(nominal) - DDR3:
  27. * 0 = Rtt disabled
  28. * 1 = 60 ohm
  29. * 2 = 120 ohm
  30. * 3 = 40 ohm
  31. * 4 = 20 ohm
  32. * 5 = 30 ohm
  33. *
  34. * FIXME: Apparently 8641 needs a value of 2
  35. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  36. *
  37. * FIXME: There was some effort down this line earlier:
  38. *
  39. * unsigned int i;
  40. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  41. * if (popts->dimmslot[i].num_valid_cs
  42. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  43. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  44. * rtt = 2;
  45. * break;
  46. * }
  47. * }
  48. */
  49. static inline int fsl_ddr_get_rtt(void)
  50. {
  51. int rtt;
  52. #if defined(CONFIG_SYS_FSL_DDR1)
  53. rtt = 0;
  54. #elif defined(CONFIG_SYS_FSL_DDR2)
  55. rtt = 3;
  56. #else
  57. rtt = 0;
  58. #endif
  59. return rtt;
  60. }
  61. #ifdef CONFIG_SYS_FSL_DDR4
  62. /*
  63. * compute CAS write latency according to DDR4 spec
  64. * CWL = 9 for <= 1600MT/s
  65. * 10 for <= 1866MT/s
  66. * 11 for <= 2133MT/s
  67. * 12 for <= 2400MT/s
  68. * 14 for <= 2667MT/s
  69. * 16 for <= 2933MT/s
  70. * 18 for higher
  71. */
  72. static inline unsigned int compute_cas_write_latency(
  73. const unsigned int ctrl_num)
  74. {
  75. unsigned int cwl;
  76. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  77. if (mclk_ps >= 1250)
  78. cwl = 9;
  79. else if (mclk_ps >= 1070)
  80. cwl = 10;
  81. else if (mclk_ps >= 935)
  82. cwl = 11;
  83. else if (mclk_ps >= 833)
  84. cwl = 12;
  85. else if (mclk_ps >= 750)
  86. cwl = 14;
  87. else if (mclk_ps >= 681)
  88. cwl = 16;
  89. else
  90. cwl = 18;
  91. return cwl;
  92. }
  93. #else
  94. /*
  95. * compute the CAS write latency according to DDR3 spec
  96. * CWL = 5 if tCK >= 2.5ns
  97. * 6 if 2.5ns > tCK >= 1.875ns
  98. * 7 if 1.875ns > tCK >= 1.5ns
  99. * 8 if 1.5ns > tCK >= 1.25ns
  100. * 9 if 1.25ns > tCK >= 1.07ns
  101. * 10 if 1.07ns > tCK >= 0.935ns
  102. * 11 if 0.935ns > tCK >= 0.833ns
  103. * 12 if 0.833ns > tCK >= 0.75ns
  104. */
  105. static inline unsigned int compute_cas_write_latency(
  106. const unsigned int ctrl_num)
  107. {
  108. unsigned int cwl;
  109. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  110. if (mclk_ps >= 2500)
  111. cwl = 5;
  112. else if (mclk_ps >= 1875)
  113. cwl = 6;
  114. else if (mclk_ps >= 1500)
  115. cwl = 7;
  116. else if (mclk_ps >= 1250)
  117. cwl = 8;
  118. else if (mclk_ps >= 1070)
  119. cwl = 9;
  120. else if (mclk_ps >= 935)
  121. cwl = 10;
  122. else if (mclk_ps >= 833)
  123. cwl = 11;
  124. else if (mclk_ps >= 750)
  125. cwl = 12;
  126. else {
  127. cwl = 12;
  128. printf("Warning: CWL is out of range\n");
  129. }
  130. return cwl;
  131. }
  132. #endif
  133. /* Chip Select Configuration (CSn_CONFIG) */
  134. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  135. const memctl_options_t *popts,
  136. const dimm_params_t *dimm_params)
  137. {
  138. unsigned int cs_n_en = 0; /* Chip Select enable */
  139. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  140. unsigned int intlv_ctl = 0; /* Interleaving control */
  141. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  142. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  143. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  144. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  145. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  146. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  147. int go_config = 0;
  148. #ifdef CONFIG_SYS_FSL_DDR4
  149. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  150. #else
  151. unsigned int n_banks_per_sdram_device;
  152. #endif
  153. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  154. switch (i) {
  155. case 0:
  156. if (dimm_params[dimm_number].n_ranks > 0) {
  157. go_config = 1;
  158. /* These fields only available in CS0_CONFIG */
  159. if (!popts->memctl_interleaving)
  160. break;
  161. switch (popts->memctl_interleaving_mode) {
  162. case FSL_DDR_256B_INTERLEAVING:
  163. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  164. case FSL_DDR_PAGE_INTERLEAVING:
  165. case FSL_DDR_BANK_INTERLEAVING:
  166. case FSL_DDR_SUPERBANK_INTERLEAVING:
  167. intlv_en = popts->memctl_interleaving;
  168. intlv_ctl = popts->memctl_interleaving_mode;
  169. break;
  170. default:
  171. break;
  172. }
  173. }
  174. break;
  175. case 1:
  176. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  177. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  178. go_config = 1;
  179. break;
  180. case 2:
  181. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  182. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  183. go_config = 1;
  184. break;
  185. case 3:
  186. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  187. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  188. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  189. go_config = 1;
  190. break;
  191. default:
  192. break;
  193. }
  194. if (go_config) {
  195. cs_n_en = 1;
  196. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  197. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  198. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  199. #ifdef CONFIG_SYS_FSL_DDR4
  200. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  201. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  202. #else
  203. n_banks_per_sdram_device
  204. = dimm_params[dimm_number].n_banks_per_sdram_device;
  205. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  206. #endif
  207. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  208. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  209. }
  210. ddr->cs[i].config = (0
  211. | ((cs_n_en & 0x1) << 31)
  212. | ((intlv_en & 0x3) << 29)
  213. | ((intlv_ctl & 0xf) << 24)
  214. | ((ap_n_en & 0x1) << 23)
  215. /* XXX: some implementation only have 1 bit starting at left */
  216. | ((odt_rd_cfg & 0x7) << 20)
  217. /* XXX: Some implementation only have 1 bit starting at left */
  218. | ((odt_wr_cfg & 0x7) << 16)
  219. | ((ba_bits_cs_n & 0x3) << 14)
  220. | ((row_bits_cs_n & 0x7) << 8)
  221. #ifdef CONFIG_SYS_FSL_DDR4
  222. | ((bg_bits_cs_n & 0x3) << 4)
  223. #endif
  224. | ((col_bits_cs_n & 0x7) << 0)
  225. );
  226. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  227. }
  228. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  229. /* FIXME: 8572 */
  230. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  231. {
  232. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  233. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  234. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  235. }
  236. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  237. #if !defined(CONFIG_SYS_FSL_DDR1)
  238. /*
  239. * Check DIMM configuration, return 2 if quad-rank or two dual-rank
  240. * Return 1 if other two slots configuration. Return 0 if single slot.
  241. */
  242. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  243. {
  244. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  245. if (dimm_params[0].n_ranks == 4)
  246. return 2;
  247. #endif
  248. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  249. if ((dimm_params[0].n_ranks == 2) &&
  250. (dimm_params[1].n_ranks == 2))
  251. return 2;
  252. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  253. if (dimm_params[0].n_ranks == 4)
  254. return 2;
  255. #endif
  256. if ((dimm_params[0].n_ranks != 0) &&
  257. (dimm_params[2].n_ranks != 0))
  258. return 1;
  259. #endif
  260. return 0;
  261. }
  262. /*
  263. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  264. *
  265. * Avoid writing for DDR I. The new PQ38 DDR controller
  266. * dreams up non-zero default values to be backwards compatible.
  267. */
  268. static void set_timing_cfg_0(const unsigned int ctrl_num,
  269. fsl_ddr_cfg_regs_t *ddr,
  270. const memctl_options_t *popts,
  271. const dimm_params_t *dimm_params)
  272. {
  273. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  274. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  275. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  276. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  277. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  278. /* Active powerdown exit timing (tXARD and tXARDS). */
  279. unsigned char act_pd_exit_mclk;
  280. /* Precharge powerdown exit timing (tXP). */
  281. unsigned char pre_pd_exit_mclk;
  282. /* ODT powerdown exit timing (tAXPD). */
  283. unsigned char taxpd_mclk = 0;
  284. /* Mode register set cycle time (tMRD). */
  285. unsigned char tmrd_mclk;
  286. #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
  287. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  288. #endif
  289. #ifdef CONFIG_SYS_FSL_DDR4
  290. /* tXP=max(4nCK, 6ns) */
  291. int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
  292. unsigned int data_rate = get_ddr_freq(ctrl_num);
  293. /* for faster clock, need more time for data setup */
  294. trwt_mclk = (data_rate/1000000 > 1900) ? 3 : 2;
  295. /*
  296. * for single quad-rank DIMM and two-slot DIMMs
  297. * to avoid ODT overlap
  298. */
  299. switch (avoid_odt_overlap(dimm_params)) {
  300. case 2:
  301. twrt_mclk = 2;
  302. twwt_mclk = 2;
  303. trrt_mclk = 2;
  304. break;
  305. default:
  306. twrt_mclk = 1;
  307. twwt_mclk = 1;
  308. trrt_mclk = 0;
  309. break;
  310. }
  311. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  312. pre_pd_exit_mclk = act_pd_exit_mclk;
  313. /*
  314. * MRS_CYC = max(tMRD, tMOD)
  315. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  316. */
  317. tmrd_mclk = max(24U, picos_to_mclk(ctrl_num, 15000));
  318. #elif defined(CONFIG_SYS_FSL_DDR3)
  319. unsigned int data_rate = get_ddr_freq(ctrl_num);
  320. int txp;
  321. unsigned int ip_rev;
  322. int odt_overlap;
  323. /*
  324. * (tXARD and tXARDS). Empirical?
  325. * The DDR3 spec has not tXARD,
  326. * we use the tXP instead of it.
  327. * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
  328. * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
  329. * spec has not the tAXPD, we use
  330. * tAXPD=1, need design to confirm.
  331. */
  332. txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
  333. ip_rev = fsl_ddr_get_version(ctrl_num);
  334. if (ip_rev >= 0x40700) {
  335. /*
  336. * MRS_CYC = max(tMRD, tMOD)
  337. * tMRD = 4nCK (8nCK for RDIMM)
  338. * tMOD = max(12nCK, 15ns)
  339. */
  340. tmrd_mclk = max((unsigned int)12,
  341. picos_to_mclk(ctrl_num, 15000));
  342. } else {
  343. /*
  344. * MRS_CYC = tMRD
  345. * tMRD = 4nCK (8nCK for RDIMM)
  346. */
  347. if (popts->registered_dimm_en)
  348. tmrd_mclk = 8;
  349. else
  350. tmrd_mclk = 4;
  351. }
  352. /* set the turnaround time */
  353. /*
  354. * for single quad-rank DIMM and two-slot DIMMs
  355. * to avoid ODT overlap
  356. */
  357. odt_overlap = avoid_odt_overlap(dimm_params);
  358. switch (odt_overlap) {
  359. case 2:
  360. twwt_mclk = 2;
  361. trrt_mclk = 1;
  362. break;
  363. case 1:
  364. twwt_mclk = 1;
  365. trrt_mclk = 0;
  366. break;
  367. default:
  368. break;
  369. }
  370. /* for faster clock, need more time for data setup */
  371. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  372. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  373. twrt_mclk = 1;
  374. if (popts->dynamic_power == 0) { /* powerdown is not used */
  375. act_pd_exit_mclk = 1;
  376. pre_pd_exit_mclk = 1;
  377. taxpd_mclk = 1;
  378. } else {
  379. /* act_pd_exit_mclk = tXARD, see above */
  380. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  381. /* Mode register MR0[A12] is '1' - fast exit */
  382. pre_pd_exit_mclk = act_pd_exit_mclk;
  383. taxpd_mclk = 1;
  384. }
  385. #else /* CONFIG_SYS_FSL_DDR2 */
  386. /*
  387. * (tXARD and tXARDS). Empirical?
  388. * tXARD = 2 for DDR2
  389. * tXP=2
  390. * tAXPD=8
  391. */
  392. act_pd_exit_mclk = 2;
  393. pre_pd_exit_mclk = 2;
  394. taxpd_mclk = 8;
  395. tmrd_mclk = 2;
  396. #endif
  397. if (popts->trwt_override)
  398. trwt_mclk = popts->trwt;
  399. ddr->timing_cfg_0 = (0
  400. | ((trwt_mclk & 0x3) << 30) /* RWT */
  401. | ((twrt_mclk & 0x3) << 28) /* WRT */
  402. | ((trrt_mclk & 0x3) << 26) /* RRT */
  403. | ((twwt_mclk & 0x3) << 24) /* WWT */
  404. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  405. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  406. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  407. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  408. );
  409. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  410. }
  411. #endif /* !defined(CONFIG_SYS_FSL_DDR1) */
  412. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  413. static void set_timing_cfg_3(const unsigned int ctrl_num,
  414. fsl_ddr_cfg_regs_t *ddr,
  415. const memctl_options_t *popts,
  416. const common_timing_params_t *common_dimm,
  417. unsigned int cas_latency,
  418. unsigned int additive_latency)
  419. {
  420. /* Extended precharge to activate interval (tRP) */
  421. unsigned int ext_pretoact = 0;
  422. /* Extended Activate to precharge interval (tRAS) */
  423. unsigned int ext_acttopre = 0;
  424. /* Extended activate to read/write interval (tRCD) */
  425. unsigned int ext_acttorw = 0;
  426. /* Extended refresh recovery time (tRFC) */
  427. unsigned int ext_refrec;
  428. /* Extended MCAS latency from READ cmd */
  429. unsigned int ext_caslat = 0;
  430. /* Extended additive latency */
  431. unsigned int ext_add_lat = 0;
  432. /* Extended last data to precharge interval (tWR) */
  433. unsigned int ext_wrrec = 0;
  434. /* Control Adjust */
  435. unsigned int cntl_adj = 0;
  436. ext_pretoact = picos_to_mclk(ctrl_num, common_dimm->trp_ps) >> 4;
  437. ext_acttopre = picos_to_mclk(ctrl_num, common_dimm->tras_ps) >> 4;
  438. ext_acttorw = picos_to_mclk(ctrl_num, common_dimm->trcd_ps) >> 4;
  439. ext_caslat = (2 * cas_latency - 1) >> 4;
  440. ext_add_lat = additive_latency >> 4;
  441. #ifdef CONFIG_SYS_FSL_DDR4
  442. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8) >> 4;
  443. #else
  444. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8) >> 4;
  445. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  446. #endif
  447. ext_wrrec = (picos_to_mclk(ctrl_num, common_dimm->twr_ps) +
  448. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  449. ddr->timing_cfg_3 = (0
  450. | ((ext_pretoact & 0x1) << 28)
  451. | ((ext_acttopre & 0x3) << 24)
  452. | ((ext_acttorw & 0x1) << 22)
  453. | ((ext_refrec & 0x1F) << 16)
  454. | ((ext_caslat & 0x3) << 12)
  455. | ((ext_add_lat & 0x1) << 10)
  456. | ((ext_wrrec & 0x1) << 8)
  457. | ((cntl_adj & 0x7) << 0)
  458. );
  459. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  460. }
  461. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  462. static void set_timing_cfg_1(const unsigned int ctrl_num,
  463. fsl_ddr_cfg_regs_t *ddr,
  464. const memctl_options_t *popts,
  465. const common_timing_params_t *common_dimm,
  466. unsigned int cas_latency)
  467. {
  468. /* Precharge-to-activate interval (tRP) */
  469. unsigned char pretoact_mclk;
  470. /* Activate to precharge interval (tRAS) */
  471. unsigned char acttopre_mclk;
  472. /* Activate to read/write interval (tRCD) */
  473. unsigned char acttorw_mclk;
  474. /* CASLAT */
  475. unsigned char caslat_ctrl;
  476. /* Refresh recovery time (tRFC) ; trfc_low */
  477. unsigned char refrec_ctrl;
  478. /* Last data to precharge minimum interval (tWR) */
  479. unsigned char wrrec_mclk;
  480. /* Activate-to-activate interval (tRRD) */
  481. unsigned char acttoact_mclk;
  482. /* Last write data pair to read command issue interval (tWTR) */
  483. unsigned char wrtord_mclk;
  484. #ifdef CONFIG_SYS_FSL_DDR4
  485. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  486. static const u8 wrrec_table[] = {
  487. 10, 10, 10, 10, 10,
  488. 10, 10, 10, 10, 10,
  489. 12, 12, 14, 14, 16,
  490. 16, 18, 18, 20, 20,
  491. 24, 24, 24, 24};
  492. #else
  493. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  494. static const u8 wrrec_table[] = {
  495. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  496. #endif
  497. pretoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trp_ps);
  498. acttopre_mclk = picos_to_mclk(ctrl_num, common_dimm->tras_ps);
  499. acttorw_mclk = picos_to_mclk(ctrl_num, common_dimm->trcd_ps);
  500. /*
  501. * Translate CAS Latency to a DDR controller field value:
  502. *
  503. * CAS Lat DDR I DDR II Ctrl
  504. * Clocks SPD Bit SPD Bit Value
  505. * ------- ------- ------- -----
  506. * 1.0 0 0001
  507. * 1.5 1 0010
  508. * 2.0 2 2 0011
  509. * 2.5 3 0100
  510. * 3.0 4 3 0101
  511. * 3.5 5 0110
  512. * 4.0 4 0111
  513. * 4.5 1000
  514. * 5.0 5 1001
  515. */
  516. #if defined(CONFIG_SYS_FSL_DDR1)
  517. caslat_ctrl = (cas_latency + 1) & 0x07;
  518. #elif defined(CONFIG_SYS_FSL_DDR2)
  519. caslat_ctrl = 2 * cas_latency - 1;
  520. #else
  521. /*
  522. * if the CAS latency more than 8 cycle,
  523. * we need set extend bit for it at
  524. * TIMING_CFG_3[EXT_CASLAT]
  525. */
  526. if (fsl_ddr_get_version(ctrl_num) <= 0x40400)
  527. caslat_ctrl = 2 * cas_latency - 1;
  528. else
  529. caslat_ctrl = (cas_latency - 1) << 1;
  530. #endif
  531. #ifdef CONFIG_SYS_FSL_DDR4
  532. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8;
  533. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  534. acttoact_mclk = max(picos_to_mclk(ctrl_num, common_dimm->trrds_ps), 4U);
  535. wrtord_mclk = max(2U, picos_to_mclk(ctrl_num, 2500));
  536. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  537. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  538. else
  539. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  540. #else
  541. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8;
  542. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  543. acttoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trrd_ps);
  544. wrtord_mclk = picos_to_mclk(ctrl_num, common_dimm->twtr_ps);
  545. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  546. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  547. else
  548. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  549. #endif
  550. if (popts->otf_burst_chop_en)
  551. wrrec_mclk += 2;
  552. /*
  553. * JEDEC has min requirement for tRRD
  554. */
  555. #if defined(CONFIG_SYS_FSL_DDR3)
  556. if (acttoact_mclk < 4)
  557. acttoact_mclk = 4;
  558. #endif
  559. /*
  560. * JEDEC has some min requirements for tWTR
  561. */
  562. #if defined(CONFIG_SYS_FSL_DDR2)
  563. if (wrtord_mclk < 2)
  564. wrtord_mclk = 2;
  565. #elif defined(CONFIG_SYS_FSL_DDR3)
  566. if (wrtord_mclk < 4)
  567. wrtord_mclk = 4;
  568. #endif
  569. if (popts->otf_burst_chop_en)
  570. wrtord_mclk += 2;
  571. ddr->timing_cfg_1 = (0
  572. | ((pretoact_mclk & 0x0F) << 28)
  573. | ((acttopre_mclk & 0x0F) << 24)
  574. | ((acttorw_mclk & 0xF) << 20)
  575. | ((caslat_ctrl & 0xF) << 16)
  576. | ((refrec_ctrl & 0xF) << 12)
  577. | ((wrrec_mclk & 0x0F) << 8)
  578. | ((acttoact_mclk & 0x0F) << 4)
  579. | ((wrtord_mclk & 0x0F) << 0)
  580. );
  581. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  582. }
  583. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  584. static void set_timing_cfg_2(const unsigned int ctrl_num,
  585. fsl_ddr_cfg_regs_t *ddr,
  586. const memctl_options_t *popts,
  587. const common_timing_params_t *common_dimm,
  588. unsigned int cas_latency,
  589. unsigned int additive_latency)
  590. {
  591. /* Additive latency */
  592. unsigned char add_lat_mclk;
  593. /* CAS-to-preamble override */
  594. unsigned short cpo;
  595. /* Write latency */
  596. unsigned char wr_lat;
  597. /* Read to precharge (tRTP) */
  598. unsigned char rd_to_pre;
  599. /* Write command to write data strobe timing adjustment */
  600. unsigned char wr_data_delay;
  601. /* Minimum CKE pulse width (tCKE) */
  602. unsigned char cke_pls;
  603. /* Window for four activates (tFAW) */
  604. unsigned short four_act;
  605. #ifdef CONFIG_SYS_FSL_DDR3
  606. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  607. #endif
  608. /* FIXME add check that this must be less than acttorw_mclk */
  609. add_lat_mclk = additive_latency;
  610. cpo = popts->cpo_override;
  611. #if defined(CONFIG_SYS_FSL_DDR1)
  612. /*
  613. * This is a lie. It should really be 1, but if it is
  614. * set to 1, bits overlap into the old controller's
  615. * otherwise unused ACSM field. If we leave it 0, then
  616. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  617. */
  618. wr_lat = 0;
  619. #elif defined(CONFIG_SYS_FSL_DDR2)
  620. wr_lat = cas_latency - 1;
  621. #else
  622. wr_lat = compute_cas_write_latency(ctrl_num);
  623. #endif
  624. #ifdef CONFIG_SYS_FSL_DDR4
  625. rd_to_pre = picos_to_mclk(ctrl_num, 7500);
  626. #else
  627. rd_to_pre = picos_to_mclk(ctrl_num, common_dimm->trtp_ps);
  628. #endif
  629. /*
  630. * JEDEC has some min requirements for tRTP
  631. */
  632. #if defined(CONFIG_SYS_FSL_DDR2)
  633. if (rd_to_pre < 2)
  634. rd_to_pre = 2;
  635. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  636. if (rd_to_pre < 4)
  637. rd_to_pre = 4;
  638. #endif
  639. if (popts->otf_burst_chop_en)
  640. rd_to_pre += 2; /* according to UM */
  641. wr_data_delay = popts->write_data_delay;
  642. #ifdef CONFIG_SYS_FSL_DDR4
  643. cpo = 0;
  644. cke_pls = max(3U, picos_to_mclk(ctrl_num, 5000));
  645. #elif defined(CONFIG_SYS_FSL_DDR3)
  646. /*
  647. * cke pulse = max(3nCK, 7.5ns) for DDR3-800
  648. * max(3nCK, 5.625ns) for DDR3-1066, 1333
  649. * max(3nCK, 5ns) for DDR3-1600, 1866, 2133
  650. */
  651. cke_pls = max(3U, picos_to_mclk(ctrl_num, mclk_ps > 1870 ? 7500 :
  652. (mclk_ps > 1245 ? 5625 : 5000)));
  653. #else
  654. cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
  655. #endif
  656. four_act = picos_to_mclk(ctrl_num,
  657. popts->tfaw_window_four_activates_ps);
  658. ddr->timing_cfg_2 = (0
  659. | ((add_lat_mclk & 0xf) << 28)
  660. | ((cpo & 0x1f) << 23)
  661. | ((wr_lat & 0xf) << 19)
  662. | ((wr_lat & 0x10) << 14)
  663. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  664. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  665. | ((cke_pls & 0x7) << 6)
  666. | ((four_act & 0x3f) << 0)
  667. );
  668. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  669. }
  670. /* DDR SDRAM Register Control Word */
  671. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  672. const memctl_options_t *popts,
  673. const common_timing_params_t *common_dimm)
  674. {
  675. if (common_dimm->all_dimms_registered &&
  676. !common_dimm->all_dimms_unbuffered) {
  677. if (popts->rcw_override) {
  678. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  679. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  680. } else {
  681. ddr->ddr_sdram_rcw_1 =
  682. common_dimm->rcw[0] << 28 | \
  683. common_dimm->rcw[1] << 24 | \
  684. common_dimm->rcw[2] << 20 | \
  685. common_dimm->rcw[3] << 16 | \
  686. common_dimm->rcw[4] << 12 | \
  687. common_dimm->rcw[5] << 8 | \
  688. common_dimm->rcw[6] << 4 | \
  689. common_dimm->rcw[7];
  690. ddr->ddr_sdram_rcw_2 =
  691. common_dimm->rcw[8] << 28 | \
  692. common_dimm->rcw[9] << 24 | \
  693. common_dimm->rcw[10] << 20 | \
  694. common_dimm->rcw[11] << 16 | \
  695. common_dimm->rcw[12] << 12 | \
  696. common_dimm->rcw[13] << 8 | \
  697. common_dimm->rcw[14] << 4 | \
  698. common_dimm->rcw[15];
  699. }
  700. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  701. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  702. }
  703. }
  704. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  705. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  706. const memctl_options_t *popts,
  707. const common_timing_params_t *common_dimm)
  708. {
  709. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  710. unsigned int sren; /* Self refresh enable (during sleep) */
  711. unsigned int ecc_en; /* ECC enable. */
  712. unsigned int rd_en; /* Registered DIMM enable */
  713. unsigned int sdram_type; /* Type of SDRAM */
  714. unsigned int dyn_pwr; /* Dynamic power management mode */
  715. unsigned int dbw; /* DRAM dta bus width */
  716. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  717. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  718. unsigned int threet_en; /* Enable 3T timing */
  719. unsigned int twot_en; /* Enable 2T timing */
  720. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  721. unsigned int x32_en = 0; /* x32 enable */
  722. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  723. unsigned int hse; /* Global half strength override */
  724. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  725. unsigned int mem_halt = 0; /* memory controller halt */
  726. unsigned int bi = 0; /* Bypass initialization */
  727. mem_en = 1;
  728. sren = popts->self_refresh_in_sleep;
  729. if (common_dimm->all_dimms_ecc_capable) {
  730. /* Allow setting of ECC only if all DIMMs are ECC. */
  731. ecc_en = popts->ecc_mode;
  732. } else {
  733. ecc_en = 0;
  734. }
  735. if (common_dimm->all_dimms_registered &&
  736. !common_dimm->all_dimms_unbuffered) {
  737. rd_en = 1;
  738. twot_en = 0;
  739. } else {
  740. rd_en = 0;
  741. twot_en = popts->twot_en;
  742. }
  743. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  744. dyn_pwr = popts->dynamic_power;
  745. dbw = popts->data_bus_width;
  746. /* 8-beat burst enable DDR-III case
  747. * we must clear it when use the on-the-fly mode,
  748. * must set it when use the 32-bits bus mode.
  749. */
  750. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  751. (sdram_type == SDRAM_TYPE_DDR4)) {
  752. if (popts->burst_length == DDR_BL8)
  753. eight_be = 1;
  754. if (popts->burst_length == DDR_OTF)
  755. eight_be = 0;
  756. if (dbw == 0x1)
  757. eight_be = 1;
  758. }
  759. threet_en = popts->threet_en;
  760. ba_intlv_ctl = popts->ba_intlv_ctl;
  761. hse = popts->half_strength_driver_enable;
  762. /* set when ddr bus width < 64 */
  763. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  764. ddr->ddr_sdram_cfg = (0
  765. | ((mem_en & 0x1) << 31)
  766. | ((sren & 0x1) << 30)
  767. | ((ecc_en & 0x1) << 29)
  768. | ((rd_en & 0x1) << 28)
  769. | ((sdram_type & 0x7) << 24)
  770. | ((dyn_pwr & 0x1) << 21)
  771. | ((dbw & 0x3) << 19)
  772. | ((eight_be & 0x1) << 18)
  773. | ((ncap & 0x1) << 17)
  774. | ((threet_en & 0x1) << 16)
  775. | ((twot_en & 0x1) << 15)
  776. | ((ba_intlv_ctl & 0x7F) << 8)
  777. | ((x32_en & 0x1) << 5)
  778. | ((pchb8 & 0x1) << 4)
  779. | ((hse & 0x1) << 3)
  780. | ((acc_ecc_en & 0x1) << 2)
  781. | ((mem_halt & 0x1) << 1)
  782. | ((bi & 0x1) << 0)
  783. );
  784. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  785. }
  786. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  787. static void set_ddr_sdram_cfg_2(const unsigned int ctrl_num,
  788. fsl_ddr_cfg_regs_t *ddr,
  789. const memctl_options_t *popts,
  790. const unsigned int unq_mrs_en)
  791. {
  792. unsigned int frc_sr = 0; /* Force self refresh */
  793. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  794. unsigned int odt_cfg = 0; /* ODT configuration */
  795. unsigned int num_pr; /* Number of posted refreshes */
  796. unsigned int slow = 0; /* DDR will be run less than 1250 */
  797. unsigned int x4_en = 0; /* x4 DRAM enable */
  798. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  799. unsigned int ap_en; /* Address Parity Enable */
  800. unsigned int d_init; /* DRAM data initialization */
  801. unsigned int rcw_en = 0; /* Register Control Word Enable */
  802. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  803. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  804. int i;
  805. #ifndef CONFIG_SYS_FSL_DDR4
  806. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  807. unsigned int dqs_cfg; /* DQS configuration */
  808. dqs_cfg = popts->dqs_config;
  809. #endif
  810. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  811. if (popts->cs_local_opts[i].odt_rd_cfg
  812. || popts->cs_local_opts[i].odt_wr_cfg) {
  813. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  814. break;
  815. }
  816. }
  817. sr_ie = popts->self_refresh_interrupt_en;
  818. num_pr = 1; /* Make this configurable */
  819. /*
  820. * 8572 manual says
  821. * {TIMING_CFG_1[PRETOACT]
  822. * + [DDR_SDRAM_CFG_2[NUM_PR]
  823. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  824. * << DDR_SDRAM_INTERVAL[REFINT]
  825. */
  826. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  827. obc_cfg = popts->otf_burst_chop_en;
  828. #else
  829. obc_cfg = 0;
  830. #endif
  831. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  832. slow = get_ddr_freq(ctrl_num) < 1249000000;
  833. #endif
  834. if (popts->registered_dimm_en) {
  835. rcw_en = 1;
  836. ap_en = popts->ap_en;
  837. } else {
  838. ap_en = 0;
  839. }
  840. x4_en = popts->x4_en ? 1 : 0;
  841. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  842. /* Use the DDR controller to auto initialize memory. */
  843. d_init = popts->ecc_init_using_memctl;
  844. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  845. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  846. #else
  847. /* Memory will be initialized via DMA, or not at all. */
  848. d_init = 0;
  849. #endif
  850. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  851. md_en = popts->mirrored_dimm;
  852. #endif
  853. qd_en = popts->quad_rank_present ? 1 : 0;
  854. ddr->ddr_sdram_cfg_2 = (0
  855. | ((frc_sr & 0x1) << 31)
  856. | ((sr_ie & 0x1) << 30)
  857. #ifndef CONFIG_SYS_FSL_DDR4
  858. | ((dll_rst_dis & 0x1) << 29)
  859. | ((dqs_cfg & 0x3) << 26)
  860. #endif
  861. | ((odt_cfg & 0x3) << 21)
  862. | ((num_pr & 0xf) << 12)
  863. | ((slow & 1) << 11)
  864. | (x4_en << 10)
  865. | (qd_en << 9)
  866. | (unq_mrs_en << 8)
  867. | ((obc_cfg & 0x1) << 6)
  868. | ((ap_en & 0x1) << 5)
  869. | ((d_init & 0x1) << 4)
  870. | ((rcw_en & 0x1) << 2)
  871. | ((md_en & 0x1) << 0)
  872. );
  873. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  874. }
  875. #ifdef CONFIG_SYS_FSL_DDR4
  876. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  877. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  878. fsl_ddr_cfg_regs_t *ddr,
  879. const memctl_options_t *popts,
  880. const common_timing_params_t *common_dimm,
  881. const unsigned int unq_mrs_en)
  882. {
  883. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  884. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  885. int i;
  886. unsigned int wr_crc = 0; /* Disable */
  887. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  888. unsigned int srt = 0; /* self-refresh temerature, normal range */
  889. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 9;
  890. unsigned int mpr = 0; /* serial */
  891. unsigned int wc_lat;
  892. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  893. if (popts->rtt_override)
  894. rtt_wr = popts->rtt_wr_override_value;
  895. else
  896. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  897. if (common_dimm->extended_op_srt)
  898. srt = common_dimm->extended_op_srt;
  899. esdmode2 = (0
  900. | ((wr_crc & 0x1) << 12)
  901. | ((rtt_wr & 0x3) << 9)
  902. | ((srt & 0x3) << 6)
  903. | ((cwl & 0x7) << 3));
  904. if (mclk_ps >= 1250)
  905. wc_lat = 0;
  906. else if (mclk_ps >= 833)
  907. wc_lat = 1;
  908. else
  909. wc_lat = 2;
  910. esdmode3 = (0
  911. | ((mpr & 0x3) << 11)
  912. | ((wc_lat & 0x3) << 9));
  913. ddr->ddr_sdram_mode_2 = (0
  914. | ((esdmode2 & 0xFFFF) << 16)
  915. | ((esdmode3 & 0xFFFF) << 0)
  916. );
  917. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  918. if (unq_mrs_en) { /* unique mode registers are supported */
  919. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  920. if (popts->rtt_override)
  921. rtt_wr = popts->rtt_wr_override_value;
  922. else
  923. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  924. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  925. esdmode2 |= (rtt_wr & 0x3) << 9;
  926. switch (i) {
  927. case 1:
  928. ddr->ddr_sdram_mode_4 = (0
  929. | ((esdmode2 & 0xFFFF) << 16)
  930. | ((esdmode3 & 0xFFFF) << 0)
  931. );
  932. break;
  933. case 2:
  934. ddr->ddr_sdram_mode_6 = (0
  935. | ((esdmode2 & 0xFFFF) << 16)
  936. | ((esdmode3 & 0xFFFF) << 0)
  937. );
  938. break;
  939. case 3:
  940. ddr->ddr_sdram_mode_8 = (0
  941. | ((esdmode2 & 0xFFFF) << 16)
  942. | ((esdmode3 & 0xFFFF) << 0)
  943. );
  944. break;
  945. }
  946. }
  947. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  948. ddr->ddr_sdram_mode_4);
  949. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  950. ddr->ddr_sdram_mode_6);
  951. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  952. ddr->ddr_sdram_mode_8);
  953. }
  954. }
  955. #elif defined(CONFIG_SYS_FSL_DDR3)
  956. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  957. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  958. fsl_ddr_cfg_regs_t *ddr,
  959. const memctl_options_t *popts,
  960. const common_timing_params_t *common_dimm,
  961. const unsigned int unq_mrs_en)
  962. {
  963. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  964. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  965. int i;
  966. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  967. unsigned int srt = 0; /* self-refresh temerature, normal range */
  968. unsigned int asr = 0; /* auto self-refresh disable */
  969. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 5;
  970. unsigned int pasr = 0; /* partial array self refresh disable */
  971. if (popts->rtt_override)
  972. rtt_wr = popts->rtt_wr_override_value;
  973. else
  974. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  975. if (common_dimm->extended_op_srt)
  976. srt = common_dimm->extended_op_srt;
  977. esdmode2 = (0
  978. | ((rtt_wr & 0x3) << 9)
  979. | ((srt & 0x1) << 7)
  980. | ((asr & 0x1) << 6)
  981. | ((cwl & 0x7) << 3)
  982. | ((pasr & 0x7) << 0));
  983. ddr->ddr_sdram_mode_2 = (0
  984. | ((esdmode2 & 0xFFFF) << 16)
  985. | ((esdmode3 & 0xFFFF) << 0)
  986. );
  987. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  988. if (unq_mrs_en) { /* unique mode registers are supported */
  989. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  990. if (popts->rtt_override)
  991. rtt_wr = popts->rtt_wr_override_value;
  992. else
  993. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  994. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  995. esdmode2 |= (rtt_wr & 0x3) << 9;
  996. switch (i) {
  997. case 1:
  998. ddr->ddr_sdram_mode_4 = (0
  999. | ((esdmode2 & 0xFFFF) << 16)
  1000. | ((esdmode3 & 0xFFFF) << 0)
  1001. );
  1002. break;
  1003. case 2:
  1004. ddr->ddr_sdram_mode_6 = (0
  1005. | ((esdmode2 & 0xFFFF) << 16)
  1006. | ((esdmode3 & 0xFFFF) << 0)
  1007. );
  1008. break;
  1009. case 3:
  1010. ddr->ddr_sdram_mode_8 = (0
  1011. | ((esdmode2 & 0xFFFF) << 16)
  1012. | ((esdmode3 & 0xFFFF) << 0)
  1013. );
  1014. break;
  1015. }
  1016. }
  1017. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  1018. ddr->ddr_sdram_mode_4);
  1019. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  1020. ddr->ddr_sdram_mode_6);
  1021. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  1022. ddr->ddr_sdram_mode_8);
  1023. }
  1024. }
  1025. #else /* for DDR2 and DDR1 */
  1026. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  1027. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  1028. fsl_ddr_cfg_regs_t *ddr,
  1029. const memctl_options_t *popts,
  1030. const common_timing_params_t *common_dimm,
  1031. const unsigned int unq_mrs_en)
  1032. {
  1033. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  1034. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  1035. ddr->ddr_sdram_mode_2 = (0
  1036. | ((esdmode2 & 0xFFFF) << 16)
  1037. | ((esdmode3 & 0xFFFF) << 0)
  1038. );
  1039. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  1040. }
  1041. #endif
  1042. #ifdef CONFIG_SYS_FSL_DDR4
  1043. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  1044. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  1045. const memctl_options_t *popts,
  1046. const common_timing_params_t *common_dimm,
  1047. const unsigned int unq_mrs_en)
  1048. {
  1049. int i;
  1050. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  1051. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  1052. int rtt_park = 0;
  1053. bool four_cs = false;
  1054. #if CONFIG_CHIP_SELECTS_PER_CTRL == 4
  1055. if ((ddr->cs[0].config & SDRAM_CS_CONFIG_EN) &&
  1056. (ddr->cs[1].config & SDRAM_CS_CONFIG_EN) &&
  1057. (ddr->cs[2].config & SDRAM_CS_CONFIG_EN) &&
  1058. (ddr->cs[3].config & SDRAM_CS_CONFIG_EN))
  1059. four_cs = true;
  1060. #endif
  1061. if (ddr->cs[0].config & SDRAM_CS_CONFIG_EN) {
  1062. esdmode5 = 0x00000500; /* Data mask enable, RTT_PARK CS0 */
  1063. rtt_park = four_cs ? 0 : 1;
  1064. } else {
  1065. esdmode5 = 0x00000400; /* Data mask enabled */
  1066. }
  1067. ddr->ddr_sdram_mode_9 = (0
  1068. | ((esdmode4 & 0xffff) << 16)
  1069. | ((esdmode5 & 0xffff) << 0)
  1070. );
  1071. /* Normally only the first enabled CS use 0x500, others use 0x400
  1072. * But when four chip-selects are all enabled, all mode registers
  1073. * need 0x500 to park.
  1074. */
  1075. debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
  1076. if (unq_mrs_en) { /* unique mode registers are supported */
  1077. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1078. if (!rtt_park &&
  1079. (ddr->cs[i].config & SDRAM_CS_CONFIG_EN)) {
  1080. esdmode5 |= 0x00000500; /* RTT_PARK */
  1081. rtt_park = four_cs ? 0 : 1;
  1082. } else {
  1083. esdmode5 = 0x00000400;
  1084. }
  1085. switch (i) {
  1086. case 1:
  1087. ddr->ddr_sdram_mode_11 = (0
  1088. | ((esdmode4 & 0xFFFF) << 16)
  1089. | ((esdmode5 & 0xFFFF) << 0)
  1090. );
  1091. break;
  1092. case 2:
  1093. ddr->ddr_sdram_mode_13 = (0
  1094. | ((esdmode4 & 0xFFFF) << 16)
  1095. | ((esdmode5 & 0xFFFF) << 0)
  1096. );
  1097. break;
  1098. case 3:
  1099. ddr->ddr_sdram_mode_15 = (0
  1100. | ((esdmode4 & 0xFFFF) << 16)
  1101. | ((esdmode5 & 0xFFFF) << 0)
  1102. );
  1103. break;
  1104. }
  1105. }
  1106. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1107. ddr->ddr_sdram_mode_11);
  1108. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1109. ddr->ddr_sdram_mode_13);
  1110. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1111. ddr->ddr_sdram_mode_15);
  1112. }
  1113. }
  1114. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1115. static void set_ddr_sdram_mode_10(const unsigned int ctrl_num,
  1116. fsl_ddr_cfg_regs_t *ddr,
  1117. const memctl_options_t *popts,
  1118. const common_timing_params_t *common_dimm,
  1119. const unsigned int unq_mrs_en)
  1120. {
  1121. int i;
  1122. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1123. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1124. unsigned int tccdl_min = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1125. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1126. if (popts->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2)
  1127. esdmode6 |= 1 << 6; /* Range 2 */
  1128. ddr->ddr_sdram_mode_10 = (0
  1129. | ((esdmode6 & 0xffff) << 16)
  1130. | ((esdmode7 & 0xffff) << 0)
  1131. );
  1132. debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1133. if (unq_mrs_en) { /* unique mode registers are supported */
  1134. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1135. switch (i) {
  1136. case 1:
  1137. ddr->ddr_sdram_mode_12 = (0
  1138. | ((esdmode6 & 0xFFFF) << 16)
  1139. | ((esdmode7 & 0xFFFF) << 0)
  1140. );
  1141. break;
  1142. case 2:
  1143. ddr->ddr_sdram_mode_14 = (0
  1144. | ((esdmode6 & 0xFFFF) << 16)
  1145. | ((esdmode7 & 0xFFFF) << 0)
  1146. );
  1147. break;
  1148. case 3:
  1149. ddr->ddr_sdram_mode_16 = (0
  1150. | ((esdmode6 & 0xFFFF) << 16)
  1151. | ((esdmode7 & 0xFFFF) << 0)
  1152. );
  1153. break;
  1154. }
  1155. }
  1156. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1157. ddr->ddr_sdram_mode_12);
  1158. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1159. ddr->ddr_sdram_mode_14);
  1160. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1161. ddr->ddr_sdram_mode_16);
  1162. }
  1163. }
  1164. #endif
  1165. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1166. static void set_ddr_sdram_interval(const unsigned int ctrl_num,
  1167. fsl_ddr_cfg_regs_t *ddr,
  1168. const memctl_options_t *popts,
  1169. const common_timing_params_t *common_dimm)
  1170. {
  1171. unsigned int refint; /* Refresh interval */
  1172. unsigned int bstopre; /* Precharge interval */
  1173. refint = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps);
  1174. bstopre = popts->bstopre;
  1175. /* refint field used 0x3FFF in earlier controllers */
  1176. ddr->ddr_sdram_interval = (0
  1177. | ((refint & 0xFFFF) << 16)
  1178. | ((bstopre & 0x3FFF) << 0)
  1179. );
  1180. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1181. }
  1182. #ifdef CONFIG_SYS_FSL_DDR4
  1183. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1184. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1185. fsl_ddr_cfg_regs_t *ddr,
  1186. const memctl_options_t *popts,
  1187. const common_timing_params_t *common_dimm,
  1188. unsigned int cas_latency,
  1189. unsigned int additive_latency,
  1190. const unsigned int unq_mrs_en)
  1191. {
  1192. int i;
  1193. unsigned short esdmode; /* Extended SDRAM mode */
  1194. unsigned short sdmode; /* SDRAM mode */
  1195. /* Mode Register - MR1 */
  1196. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1197. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1198. unsigned int rtt;
  1199. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1200. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1201. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1202. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1203. 0=Disable (Test/Debug) */
  1204. /* Mode Register - MR0 */
  1205. unsigned int wr = 0; /* Write Recovery */
  1206. unsigned int dll_rst; /* DLL Reset */
  1207. unsigned int mode; /* Normal=0 or Test=1 */
  1208. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1209. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1210. unsigned int bt;
  1211. unsigned int bl; /* BL: Burst Length */
  1212. unsigned int wr_mclk;
  1213. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1214. static const u8 wr_table[] = {
  1215. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1216. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1217. static const u8 cas_latency_table[] = {
  1218. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1219. 9, 9, 10, 10, 11, 11};
  1220. if (popts->rtt_override)
  1221. rtt = popts->rtt_override_value;
  1222. else
  1223. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1224. if (additive_latency == (cas_latency - 1))
  1225. al = 1;
  1226. if (additive_latency == (cas_latency - 2))
  1227. al = 2;
  1228. if (popts->quad_rank_present)
  1229. dic = 1; /* output driver impedance 240/7 ohm */
  1230. /*
  1231. * The esdmode value will also be used for writing
  1232. * MR1 during write leveling for DDR3, although the
  1233. * bits specifically related to the write leveling
  1234. * scheme will be handled automatically by the DDR
  1235. * controller. so we set the wrlvl_en = 0 here.
  1236. */
  1237. esdmode = (0
  1238. | ((qoff & 0x1) << 12)
  1239. | ((tdqs_en & 0x1) << 11)
  1240. | ((rtt & 0x7) << 8)
  1241. | ((wrlvl_en & 0x1) << 7)
  1242. | ((al & 0x3) << 3)
  1243. | ((dic & 0x3) << 1) /* DIC field is split */
  1244. | ((dll_en & 0x1) << 0)
  1245. );
  1246. /*
  1247. * DLL control for precharge PD
  1248. * 0=slow exit DLL off (tXPDLL)
  1249. * 1=fast exit DLL on (tXP)
  1250. */
  1251. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1252. if (wr_mclk <= 24) {
  1253. wr = wr_table[wr_mclk - 10];
  1254. } else {
  1255. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1256. wr_mclk);
  1257. }
  1258. dll_rst = 0; /* dll no reset */
  1259. mode = 0; /* normal mode */
  1260. /* look up table to get the cas latency bits */
  1261. if (cas_latency >= 9 && cas_latency <= 24)
  1262. caslat = cas_latency_table[cas_latency - 9];
  1263. else
  1264. printf("Error: unsupported cas latency for mode register\n");
  1265. bt = 0; /* Nibble sequential */
  1266. switch (popts->burst_length) {
  1267. case DDR_BL8:
  1268. bl = 0;
  1269. break;
  1270. case DDR_OTF:
  1271. bl = 1;
  1272. break;
  1273. case DDR_BC4:
  1274. bl = 2;
  1275. break;
  1276. default:
  1277. printf("Error: invalid burst length of %u specified. ",
  1278. popts->burst_length);
  1279. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1280. bl = 1;
  1281. break;
  1282. }
  1283. sdmode = (0
  1284. | ((wr & 0x7) << 9)
  1285. | ((dll_rst & 0x1) << 8)
  1286. | ((mode & 0x1) << 7)
  1287. | (((caslat >> 1) & 0x7) << 4)
  1288. | ((bt & 0x1) << 3)
  1289. | ((caslat & 1) << 2)
  1290. | ((bl & 0x3) << 0)
  1291. );
  1292. ddr->ddr_sdram_mode = (0
  1293. | ((esdmode & 0xFFFF) << 16)
  1294. | ((sdmode & 0xFFFF) << 0)
  1295. );
  1296. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1297. if (unq_mrs_en) { /* unique mode registers are supported */
  1298. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1299. if (popts->rtt_override)
  1300. rtt = popts->rtt_override_value;
  1301. else
  1302. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1303. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1304. esdmode |= (rtt & 0x7) << 8;
  1305. switch (i) {
  1306. case 1:
  1307. ddr->ddr_sdram_mode_3 = (0
  1308. | ((esdmode & 0xFFFF) << 16)
  1309. | ((sdmode & 0xFFFF) << 0)
  1310. );
  1311. break;
  1312. case 2:
  1313. ddr->ddr_sdram_mode_5 = (0
  1314. | ((esdmode & 0xFFFF) << 16)
  1315. | ((sdmode & 0xFFFF) << 0)
  1316. );
  1317. break;
  1318. case 3:
  1319. ddr->ddr_sdram_mode_7 = (0
  1320. | ((esdmode & 0xFFFF) << 16)
  1321. | ((sdmode & 0xFFFF) << 0)
  1322. );
  1323. break;
  1324. }
  1325. }
  1326. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1327. ddr->ddr_sdram_mode_3);
  1328. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1329. ddr->ddr_sdram_mode_5);
  1330. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1331. ddr->ddr_sdram_mode_5);
  1332. }
  1333. }
  1334. #elif defined(CONFIG_SYS_FSL_DDR3)
  1335. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1336. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1337. fsl_ddr_cfg_regs_t *ddr,
  1338. const memctl_options_t *popts,
  1339. const common_timing_params_t *common_dimm,
  1340. unsigned int cas_latency,
  1341. unsigned int additive_latency,
  1342. const unsigned int unq_mrs_en)
  1343. {
  1344. int i;
  1345. unsigned short esdmode; /* Extended SDRAM mode */
  1346. unsigned short sdmode; /* SDRAM mode */
  1347. /* Mode Register - MR1 */
  1348. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1349. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1350. unsigned int rtt;
  1351. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1352. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1353. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1354. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1355. 1=Disable (Test/Debug) */
  1356. /* Mode Register - MR0 */
  1357. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1358. unsigned int wr = 0; /* Write Recovery */
  1359. unsigned int dll_rst; /* DLL Reset */
  1360. unsigned int mode; /* Normal=0 or Test=1 */
  1361. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1362. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1363. unsigned int bt;
  1364. unsigned int bl; /* BL: Burst Length */
  1365. unsigned int wr_mclk;
  1366. /*
  1367. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1368. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1369. * for this table
  1370. */
  1371. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1372. if (popts->rtt_override)
  1373. rtt = popts->rtt_override_value;
  1374. else
  1375. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1376. if (additive_latency == (cas_latency - 1))
  1377. al = 1;
  1378. if (additive_latency == (cas_latency - 2))
  1379. al = 2;
  1380. if (popts->quad_rank_present)
  1381. dic = 1; /* output driver impedance 240/7 ohm */
  1382. /*
  1383. * The esdmode value will also be used for writing
  1384. * MR1 during write leveling for DDR3, although the
  1385. * bits specifically related to the write leveling
  1386. * scheme will be handled automatically by the DDR
  1387. * controller. so we set the wrlvl_en = 0 here.
  1388. */
  1389. esdmode = (0
  1390. | ((qoff & 0x1) << 12)
  1391. | ((tdqs_en & 0x1) << 11)
  1392. | ((rtt & 0x4) << 7) /* rtt field is split */
  1393. | ((wrlvl_en & 0x1) << 7)
  1394. | ((rtt & 0x2) << 5) /* rtt field is split */
  1395. | ((dic & 0x2) << 4) /* DIC field is split */
  1396. | ((al & 0x3) << 3)
  1397. | ((rtt & 0x1) << 2) /* rtt field is split */
  1398. | ((dic & 0x1) << 1) /* DIC field is split */
  1399. | ((dll_en & 0x1) << 0)
  1400. );
  1401. /*
  1402. * DLL control for precharge PD
  1403. * 0=slow exit DLL off (tXPDLL)
  1404. * 1=fast exit DLL on (tXP)
  1405. */
  1406. dll_on = 1;
  1407. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1408. if (wr_mclk <= 16) {
  1409. wr = wr_table[wr_mclk - 5];
  1410. } else {
  1411. printf("Error: unsupported write recovery for mode register "
  1412. "wr_mclk = %d\n", wr_mclk);
  1413. }
  1414. dll_rst = 0; /* dll no reset */
  1415. mode = 0; /* normal mode */
  1416. /* look up table to get the cas latency bits */
  1417. if (cas_latency >= 5 && cas_latency <= 16) {
  1418. unsigned char cas_latency_table[] = {
  1419. 0x2, /* 5 clocks */
  1420. 0x4, /* 6 clocks */
  1421. 0x6, /* 7 clocks */
  1422. 0x8, /* 8 clocks */
  1423. 0xa, /* 9 clocks */
  1424. 0xc, /* 10 clocks */
  1425. 0xe, /* 11 clocks */
  1426. 0x1, /* 12 clocks */
  1427. 0x3, /* 13 clocks */
  1428. 0x5, /* 14 clocks */
  1429. 0x7, /* 15 clocks */
  1430. 0x9, /* 16 clocks */
  1431. };
  1432. caslat = cas_latency_table[cas_latency - 5];
  1433. } else {
  1434. printf("Error: unsupported cas latency for mode register\n");
  1435. }
  1436. bt = 0; /* Nibble sequential */
  1437. switch (popts->burst_length) {
  1438. case DDR_BL8:
  1439. bl = 0;
  1440. break;
  1441. case DDR_OTF:
  1442. bl = 1;
  1443. break;
  1444. case DDR_BC4:
  1445. bl = 2;
  1446. break;
  1447. default:
  1448. printf("Error: invalid burst length of %u specified. "
  1449. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1450. popts->burst_length);
  1451. bl = 1;
  1452. break;
  1453. }
  1454. sdmode = (0
  1455. | ((dll_on & 0x1) << 12)
  1456. | ((wr & 0x7) << 9)
  1457. | ((dll_rst & 0x1) << 8)
  1458. | ((mode & 0x1) << 7)
  1459. | (((caslat >> 1) & 0x7) << 4)
  1460. | ((bt & 0x1) << 3)
  1461. | ((caslat & 1) << 2)
  1462. | ((bl & 0x3) << 0)
  1463. );
  1464. ddr->ddr_sdram_mode = (0
  1465. | ((esdmode & 0xFFFF) << 16)
  1466. | ((sdmode & 0xFFFF) << 0)
  1467. );
  1468. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1469. if (unq_mrs_en) { /* unique mode registers are supported */
  1470. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1471. if (popts->rtt_override)
  1472. rtt = popts->rtt_override_value;
  1473. else
  1474. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1475. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1476. esdmode |= (0
  1477. | ((rtt & 0x4) << 7) /* rtt field is split */
  1478. | ((rtt & 0x2) << 5) /* rtt field is split */
  1479. | ((rtt & 0x1) << 2) /* rtt field is split */
  1480. );
  1481. switch (i) {
  1482. case 1:
  1483. ddr->ddr_sdram_mode_3 = (0
  1484. | ((esdmode & 0xFFFF) << 16)
  1485. | ((sdmode & 0xFFFF) << 0)
  1486. );
  1487. break;
  1488. case 2:
  1489. ddr->ddr_sdram_mode_5 = (0
  1490. | ((esdmode & 0xFFFF) << 16)
  1491. | ((sdmode & 0xFFFF) << 0)
  1492. );
  1493. break;
  1494. case 3:
  1495. ddr->ddr_sdram_mode_7 = (0
  1496. | ((esdmode & 0xFFFF) << 16)
  1497. | ((sdmode & 0xFFFF) << 0)
  1498. );
  1499. break;
  1500. }
  1501. }
  1502. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1503. ddr->ddr_sdram_mode_3);
  1504. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1505. ddr->ddr_sdram_mode_5);
  1506. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1507. ddr->ddr_sdram_mode_5);
  1508. }
  1509. }
  1510. #else /* !CONFIG_SYS_FSL_DDR3 */
  1511. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1512. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1513. fsl_ddr_cfg_regs_t *ddr,
  1514. const memctl_options_t *popts,
  1515. const common_timing_params_t *common_dimm,
  1516. unsigned int cas_latency,
  1517. unsigned int additive_latency,
  1518. const unsigned int unq_mrs_en)
  1519. {
  1520. unsigned short esdmode; /* Extended SDRAM mode */
  1521. unsigned short sdmode; /* SDRAM mode */
  1522. /*
  1523. * FIXME: This ought to be pre-calculated in a
  1524. * technology-specific routine,
  1525. * e.g. compute_DDR2_mode_register(), and then the
  1526. * sdmode and esdmode passed in as part of common_dimm.
  1527. */
  1528. /* Extended Mode Register */
  1529. unsigned int mrs = 0; /* Mode Register Set */
  1530. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1531. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1532. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1533. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1534. 0x7=OCD default state */
  1535. unsigned int rtt;
  1536. unsigned int al; /* Posted CAS# additive latency (AL) */
  1537. unsigned int ods = 0; /* Output Drive Strength:
  1538. 0 = Full strength (18ohm)
  1539. 1 = Reduced strength (4ohm) */
  1540. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1541. 1=Disable (Test/Debug) */
  1542. /* Mode Register (MR) */
  1543. unsigned int mr; /* Mode Register Definition */
  1544. unsigned int pd; /* Power-Down Mode */
  1545. unsigned int wr; /* Write Recovery */
  1546. unsigned int dll_res; /* DLL Reset */
  1547. unsigned int mode; /* Normal=0 or Test=1 */
  1548. unsigned int caslat = 0;/* CAS# latency */
  1549. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1550. unsigned int bt;
  1551. unsigned int bl; /* BL: Burst Length */
  1552. dqs_en = !popts->dqs_config;
  1553. rtt = fsl_ddr_get_rtt();
  1554. al = additive_latency;
  1555. esdmode = (0
  1556. | ((mrs & 0x3) << 14)
  1557. | ((outputs & 0x1) << 12)
  1558. | ((rdqs_en & 0x1) << 11)
  1559. | ((dqs_en & 0x1) << 10)
  1560. | ((ocd & 0x7) << 7)
  1561. | ((rtt & 0x2) << 5) /* rtt field is split */
  1562. | ((al & 0x7) << 3)
  1563. | ((rtt & 0x1) << 2) /* rtt field is split */
  1564. | ((ods & 0x1) << 1)
  1565. | ((dll_en & 0x1) << 0)
  1566. );
  1567. mr = 0; /* FIXME: CHECKME */
  1568. /*
  1569. * 0 = Fast Exit (Normal)
  1570. * 1 = Slow Exit (Low Power)
  1571. */
  1572. pd = 0;
  1573. #if defined(CONFIG_SYS_FSL_DDR1)
  1574. wr = 0; /* Historical */
  1575. #elif defined(CONFIG_SYS_FSL_DDR2)
  1576. wr = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1577. #endif
  1578. dll_res = 0;
  1579. mode = 0;
  1580. #if defined(CONFIG_SYS_FSL_DDR1)
  1581. if (1 <= cas_latency && cas_latency <= 4) {
  1582. unsigned char mode_caslat_table[4] = {
  1583. 0x5, /* 1.5 clocks */
  1584. 0x2, /* 2.0 clocks */
  1585. 0x6, /* 2.5 clocks */
  1586. 0x3 /* 3.0 clocks */
  1587. };
  1588. caslat = mode_caslat_table[cas_latency - 1];
  1589. } else {
  1590. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1591. }
  1592. #elif defined(CONFIG_SYS_FSL_DDR2)
  1593. caslat = cas_latency;
  1594. #endif
  1595. bt = 0;
  1596. switch (popts->burst_length) {
  1597. case DDR_BL4:
  1598. bl = 2;
  1599. break;
  1600. case DDR_BL8:
  1601. bl = 3;
  1602. break;
  1603. default:
  1604. printf("Error: invalid burst length of %u specified. "
  1605. " Defaulting to 4 beats.\n",
  1606. popts->burst_length);
  1607. bl = 2;
  1608. break;
  1609. }
  1610. sdmode = (0
  1611. | ((mr & 0x3) << 14)
  1612. | ((pd & 0x1) << 12)
  1613. | ((wr & 0x7) << 9)
  1614. | ((dll_res & 0x1) << 8)
  1615. | ((mode & 0x1) << 7)
  1616. | ((caslat & 0x7) << 4)
  1617. | ((bt & 0x1) << 3)
  1618. | ((bl & 0x7) << 0)
  1619. );
  1620. ddr->ddr_sdram_mode = (0
  1621. | ((esdmode & 0xFFFF) << 16)
  1622. | ((sdmode & 0xFFFF) << 0)
  1623. );
  1624. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1625. }
  1626. #endif
  1627. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1628. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1629. {
  1630. unsigned int init_value; /* Initialization value */
  1631. #ifdef CONFIG_MEM_INIT_VALUE
  1632. init_value = CONFIG_MEM_INIT_VALUE;
  1633. #else
  1634. init_value = 0xDEADBEEF;
  1635. #endif
  1636. ddr->ddr_data_init = init_value;
  1637. }
  1638. /*
  1639. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1640. * The old controller on the 8540/60 doesn't have this register.
  1641. * Hope it's OK to set it (to 0) anyway.
  1642. */
  1643. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1644. const memctl_options_t *popts)
  1645. {
  1646. unsigned int clk_adjust; /* Clock adjust */
  1647. unsigned int ss_en = 0; /* Source synchronous enable */
  1648. #if defined(CONFIG_MPC8541) || defined(CONFIG_MPC8555)
  1649. /* Per FSL Application Note: AN2805 */
  1650. ss_en = 1;
  1651. #endif
  1652. clk_adjust = popts->clk_adjust;
  1653. ddr->ddr_sdram_clk_cntl = (0
  1654. | ((ss_en & 0x1) << 31)
  1655. | ((clk_adjust & 0xF) << 23)
  1656. );
  1657. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1658. }
  1659. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1660. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1661. {
  1662. unsigned int init_addr = 0; /* Initialization address */
  1663. ddr->ddr_init_addr = init_addr;
  1664. }
  1665. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1666. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1667. {
  1668. unsigned int uia = 0; /* Use initialization address */
  1669. unsigned int init_ext_addr = 0; /* Initialization address */
  1670. ddr->ddr_init_ext_addr = (0
  1671. | ((uia & 0x1) << 31)
  1672. | (init_ext_addr & 0xF)
  1673. );
  1674. }
  1675. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1676. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1677. const memctl_options_t *popts)
  1678. {
  1679. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1680. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1681. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1682. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1683. unsigned int trwt_mclk = 0; /* ext_rwt */
  1684. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1685. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1686. if (popts->burst_length == DDR_BL8) {
  1687. /* We set BL/2 for fixed BL8 */
  1688. rrt = 0; /* BL/2 clocks */
  1689. wwt = 0; /* BL/2 clocks */
  1690. } else {
  1691. /* We need to set BL/2 + 2 to BC4 and OTF */
  1692. rrt = 2; /* BL/2 + 2 clocks */
  1693. wwt = 2; /* BL/2 + 2 clocks */
  1694. }
  1695. #endif
  1696. #ifdef CONFIG_SYS_FSL_DDR4
  1697. dll_lock = 2; /* tDLLK = 1024 clocks */
  1698. #elif defined(CONFIG_SYS_FSL_DDR3)
  1699. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1700. #endif
  1701. if (popts->trwt_override)
  1702. trwt_mclk = popts->trwt;
  1703. ddr->timing_cfg_4 = (0
  1704. | ((rwt & 0xf) << 28)
  1705. | ((wrt & 0xf) << 24)
  1706. | ((rrt & 0xf) << 20)
  1707. | ((wwt & 0xf) << 16)
  1708. | ((trwt_mclk & 0xc) << 12)
  1709. | (dll_lock & 0x3)
  1710. );
  1711. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1712. }
  1713. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1714. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1715. {
  1716. unsigned int rodt_on = 0; /* Read to ODT on */
  1717. unsigned int rodt_off = 0; /* Read to ODT off */
  1718. unsigned int wodt_on = 0; /* Write to ODT on */
  1719. unsigned int wodt_off = 0; /* Write to ODT off */
  1720. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1721. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1722. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1723. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1724. if (cas_latency >= wr_lat)
  1725. rodt_on = cas_latency - wr_lat + 1;
  1726. rodt_off = 4; /* 4 clocks */
  1727. wodt_on = 1; /* 1 clocks */
  1728. wodt_off = 4; /* 4 clocks */
  1729. #endif
  1730. ddr->timing_cfg_5 = (0
  1731. | ((rodt_on & 0x1f) << 24)
  1732. | ((rodt_off & 0x7) << 20)
  1733. | ((wodt_on & 0x1f) << 12)
  1734. | ((wodt_off & 0x7) << 8)
  1735. );
  1736. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1737. }
  1738. #ifdef CONFIG_SYS_FSL_DDR4
  1739. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1740. {
  1741. unsigned int hs_caslat = 0;
  1742. unsigned int hs_wrlat = 0;
  1743. unsigned int hs_wrrec = 0;
  1744. unsigned int hs_clkadj = 0;
  1745. unsigned int hs_wrlvl_start = 0;
  1746. ddr->timing_cfg_6 = (0
  1747. | ((hs_caslat & 0x1f) << 24)
  1748. | ((hs_wrlat & 0x1f) << 19)
  1749. | ((hs_wrrec & 0x1f) << 12)
  1750. | ((hs_clkadj & 0x1f) << 6)
  1751. | ((hs_wrlvl_start & 0x1f) << 0)
  1752. );
  1753. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1754. }
  1755. static void set_timing_cfg_7(const unsigned int ctrl_num,
  1756. fsl_ddr_cfg_regs_t *ddr,
  1757. const common_timing_params_t *common_dimm)
  1758. {
  1759. unsigned int txpr, tcksre, tcksrx;
  1760. unsigned int cke_rst, cksre, cksrx, par_lat, cs_to_cmd;
  1761. txpr = max(5U, picos_to_mclk(ctrl_num, common_dimm->trfc1_ps + 10000));
  1762. tcksre = max(5U, picos_to_mclk(ctrl_num, 10000));
  1763. tcksrx = max(5U, picos_to_mclk(ctrl_num, 10000));
  1764. par_lat = 0;
  1765. cs_to_cmd = 0;
  1766. if (txpr <= 200)
  1767. cke_rst = 0;
  1768. else if (txpr <= 256)
  1769. cke_rst = 1;
  1770. else if (txpr <= 512)
  1771. cke_rst = 2;
  1772. else
  1773. cke_rst = 3;
  1774. if (tcksre <= 19)
  1775. cksre = tcksre - 5;
  1776. else
  1777. cksre = 15;
  1778. if (tcksrx <= 19)
  1779. cksrx = tcksrx - 5;
  1780. else
  1781. cksrx = 15;
  1782. ddr->timing_cfg_7 = (0
  1783. | ((cke_rst & 0x3) << 28)
  1784. | ((cksre & 0xf) << 24)
  1785. | ((cksrx & 0xf) << 20)
  1786. | ((par_lat & 0xf) << 16)
  1787. | ((cs_to_cmd & 0xf) << 4)
  1788. );
  1789. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1790. }
  1791. static void set_timing_cfg_8(const unsigned int ctrl_num,
  1792. fsl_ddr_cfg_regs_t *ddr,
  1793. const memctl_options_t *popts,
  1794. const common_timing_params_t *common_dimm,
  1795. unsigned int cas_latency)
  1796. {
  1797. unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1798. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1799. unsigned int tccdl = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1800. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1801. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1802. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1803. if (rwt_bg < tccdl)
  1804. rwt_bg = tccdl - rwt_bg;
  1805. else
  1806. rwt_bg = 0;
  1807. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1808. if (wrt_bg < tccdl)
  1809. wrt_bg = tccdl - wrt_bg;
  1810. else
  1811. wrt_bg = 0;
  1812. if (popts->burst_length == DDR_BL8) {
  1813. rrt_bg = tccdl - 4;
  1814. wwt_bg = tccdl - 4;
  1815. } else {
  1816. rrt_bg = tccdl - 2;
  1817. wwt_bg = tccdl - 2;
  1818. }
  1819. acttoact_bg = picos_to_mclk(ctrl_num, common_dimm->trrdl_ps);
  1820. wrtord_bg = max(4U, picos_to_mclk(ctrl_num, 7500));
  1821. if (popts->otf_burst_chop_en)
  1822. wrtord_bg += 2;
  1823. pre_all_rec = 0;
  1824. ddr->timing_cfg_8 = (0
  1825. | ((rwt_bg & 0xf) << 28)
  1826. | ((wrt_bg & 0xf) << 24)
  1827. | ((rrt_bg & 0xf) << 20)
  1828. | ((wwt_bg & 0xf) << 16)
  1829. | ((acttoact_bg & 0xf) << 12)
  1830. | ((wrtord_bg & 0xf) << 8)
  1831. | ((pre_all_rec & 0x1f) << 0)
  1832. );
  1833. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1834. }
  1835. static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
  1836. {
  1837. ddr->timing_cfg_9 = 0;
  1838. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1839. }
  1840. /* This function needs to be called after set_ddr_sdram_cfg() is called */
  1841. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1842. const dimm_params_t *dimm_params)
  1843. {
  1844. unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
  1845. int i;
  1846. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  1847. if (dimm_params[i].n_ranks)
  1848. break;
  1849. }
  1850. if (i >= CONFIG_DIMM_SLOTS_PER_CTLR) {
  1851. puts("DDR error: no DIMM found!\n");
  1852. return;
  1853. }
  1854. ddr->dq_map_0 = ((dimm_params[i].dq_mapping[0] & 0x3F) << 26) |
  1855. ((dimm_params[i].dq_mapping[1] & 0x3F) << 20) |
  1856. ((dimm_params[i].dq_mapping[2] & 0x3F) << 14) |
  1857. ((dimm_params[i].dq_mapping[3] & 0x3F) << 8) |
  1858. ((dimm_params[i].dq_mapping[4] & 0x3F) << 2);
  1859. ddr->dq_map_1 = ((dimm_params[i].dq_mapping[5] & 0x3F) << 26) |
  1860. ((dimm_params[i].dq_mapping[6] & 0x3F) << 20) |
  1861. ((dimm_params[i].dq_mapping[7] & 0x3F) << 14) |
  1862. ((dimm_params[i].dq_mapping[10] & 0x3F) << 8) |
  1863. ((dimm_params[i].dq_mapping[11] & 0x3F) << 2);
  1864. ddr->dq_map_2 = ((dimm_params[i].dq_mapping[12] & 0x3F) << 26) |
  1865. ((dimm_params[i].dq_mapping[13] & 0x3F) << 20) |
  1866. ((dimm_params[i].dq_mapping[14] & 0x3F) << 14) |
  1867. ((dimm_params[i].dq_mapping[15] & 0x3F) << 8) |
  1868. ((dimm_params[i].dq_mapping[16] & 0x3F) << 2);
  1869. /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
  1870. ddr->dq_map_3 = ((dimm_params[i].dq_mapping[17] & 0x3F) << 26) |
  1871. ((dimm_params[i].dq_mapping[8] & 0x3F) << 20) |
  1872. (acc_ecc_en ? 0 :
  1873. (dimm_params[i].dq_mapping[9] & 0x3F) << 14) |
  1874. dimm_params[i].dq_mapping_ors;
  1875. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1876. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1877. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1878. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1879. }
  1880. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1881. const memctl_options_t *popts)
  1882. {
  1883. int rd_pre;
  1884. rd_pre = popts->quad_rank_present ? 1 : 0;
  1885. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1886. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1887. }
  1888. #endif /* CONFIG_SYS_FSL_DDR4 */
  1889. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1890. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1891. {
  1892. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1893. /* Normal Operation Full Calibration Time (tZQoper) */
  1894. unsigned int zqoper = 0;
  1895. /* Normal Operation Short Calibration Time (tZQCS) */
  1896. unsigned int zqcs = 0;
  1897. #ifdef CONFIG_SYS_FSL_DDR4
  1898. unsigned int zqcs_init;
  1899. #endif
  1900. if (zq_en) {
  1901. #ifdef CONFIG_SYS_FSL_DDR4
  1902. zqinit = 10; /* 1024 clocks */
  1903. zqoper = 9; /* 512 clocks */
  1904. zqcs = 7; /* 128 clocks */
  1905. zqcs_init = 5; /* 1024 refresh sequences */
  1906. #else
  1907. zqinit = 9; /* 512 clocks */
  1908. zqoper = 8; /* 256 clocks */
  1909. zqcs = 6; /* 64 clocks */
  1910. #endif
  1911. }
  1912. ddr->ddr_zq_cntl = (0
  1913. | ((zq_en & 0x1) << 31)
  1914. | ((zqinit & 0xF) << 24)
  1915. | ((zqoper & 0xF) << 16)
  1916. | ((zqcs & 0xF) << 8)
  1917. #ifdef CONFIG_SYS_FSL_DDR4
  1918. | ((zqcs_init & 0xF) << 0)
  1919. #endif
  1920. );
  1921. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1922. }
  1923. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1924. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1925. const memctl_options_t *popts)
  1926. {
  1927. /*
  1928. * First DQS pulse rising edge after margining mode
  1929. * is programmed (tWL_MRD)
  1930. */
  1931. unsigned int wrlvl_mrd = 0;
  1932. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1933. unsigned int wrlvl_odten = 0;
  1934. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1935. unsigned int wrlvl_dqsen = 0;
  1936. /* WRLVL_SMPL: Write leveling sample time */
  1937. unsigned int wrlvl_smpl = 0;
  1938. /* WRLVL_WLR: Write leveling repeition time */
  1939. unsigned int wrlvl_wlr = 0;
  1940. /* WRLVL_START: Write leveling start time */
  1941. unsigned int wrlvl_start = 0;
  1942. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1943. if (wrlvl_en) {
  1944. /* tWL_MRD min = 40 nCK, we set it 64 */
  1945. wrlvl_mrd = 0x6;
  1946. /* tWL_ODTEN 128 */
  1947. wrlvl_odten = 0x7;
  1948. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1949. wrlvl_dqsen = 0x5;
  1950. /*
  1951. * Write leveling sample time at least need 6 clocks
  1952. * higher than tWLO to allow enough time for progagation
  1953. * delay and sampling the prime data bits.
  1954. */
  1955. wrlvl_smpl = 0xf;
  1956. /*
  1957. * Write leveling repetition time
  1958. * at least tWLO + 6 clocks clocks
  1959. * we set it 64
  1960. */
  1961. wrlvl_wlr = 0x6;
  1962. /*
  1963. * Write leveling start time
  1964. * The value use for the DQS_ADJUST for the first sample
  1965. * when write leveling is enabled. It probably needs to be
  1966. * overriden per platform.
  1967. */
  1968. wrlvl_start = 0x8;
  1969. /*
  1970. * Override the write leveling sample and start time
  1971. * according to specific board
  1972. */
  1973. if (popts->wrlvl_override) {
  1974. wrlvl_smpl = popts->wrlvl_sample;
  1975. wrlvl_start = popts->wrlvl_start;
  1976. }
  1977. }
  1978. ddr->ddr_wrlvl_cntl = (0
  1979. | ((wrlvl_en & 0x1) << 31)
  1980. | ((wrlvl_mrd & 0x7) << 24)
  1981. | ((wrlvl_odten & 0x7) << 20)
  1982. | ((wrlvl_dqsen & 0x7) << 16)
  1983. | ((wrlvl_smpl & 0xf) << 12)
  1984. | ((wrlvl_wlr & 0x7) << 8)
  1985. | ((wrlvl_start & 0x1F) << 0)
  1986. );
  1987. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1988. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1989. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1990. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1991. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1992. }
  1993. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1994. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1995. {
  1996. /* Self Refresh Idle Threshold */
  1997. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1998. }
  1999. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2000. {
  2001. if (popts->addr_hash) {
  2002. ddr->ddr_eor = 0x40000000; /* address hash enable */
  2003. puts("Address hashing enabled.\n");
  2004. }
  2005. }
  2006. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2007. {
  2008. ddr->ddr_cdr1 = popts->ddr_cdr1;
  2009. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  2010. }
  2011. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  2012. {
  2013. ddr->ddr_cdr2 = popts->ddr_cdr2;
  2014. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  2015. }
  2016. unsigned int
  2017. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  2018. {
  2019. unsigned int res = 0;
  2020. /*
  2021. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  2022. * not set at the same time.
  2023. */
  2024. if (ddr->ddr_sdram_cfg & 0x10000000
  2025. && ddr->ddr_sdram_cfg & 0x00008000) {
  2026. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  2027. " should not be set at the same time.\n");
  2028. res++;
  2029. }
  2030. return res;
  2031. }
  2032. unsigned int
  2033. compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
  2034. const memctl_options_t *popts,
  2035. fsl_ddr_cfg_regs_t *ddr,
  2036. const common_timing_params_t *common_dimm,
  2037. const dimm_params_t *dimm_params,
  2038. unsigned int dbw_cap_adj,
  2039. unsigned int size_only)
  2040. {
  2041. unsigned int i;
  2042. unsigned int cas_latency;
  2043. unsigned int additive_latency;
  2044. unsigned int sr_it;
  2045. unsigned int zq_en;
  2046. unsigned int wrlvl_en;
  2047. unsigned int ip_rev = 0;
  2048. unsigned int unq_mrs_en = 0;
  2049. int cs_en = 1;
  2050. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  2051. if (common_dimm == NULL) {
  2052. printf("Error: subset DIMM params struct null pointer\n");
  2053. return 1;
  2054. }
  2055. /*
  2056. * Process overrides first.
  2057. *
  2058. * FIXME: somehow add dereated caslat to this
  2059. */
  2060. cas_latency = (popts->cas_latency_override)
  2061. ? popts->cas_latency_override_value
  2062. : common_dimm->lowest_common_spd_caslat;
  2063. additive_latency = (popts->additive_latency_override)
  2064. ? popts->additive_latency_override_value
  2065. : common_dimm->additive_latency;
  2066. sr_it = (popts->auto_self_refresh_en)
  2067. ? popts->sr_it
  2068. : 0;
  2069. /* ZQ calibration */
  2070. zq_en = (popts->zq_en) ? 1 : 0;
  2071. /* write leveling */
  2072. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  2073. /* Chip Select Memory Bounds (CSn_BNDS) */
  2074. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  2075. unsigned long long ea, sa;
  2076. unsigned int cs_per_dimm
  2077. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  2078. unsigned int dimm_number
  2079. = i / cs_per_dimm;
  2080. unsigned long long rank_density
  2081. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  2082. if (dimm_params[dimm_number].n_ranks == 0) {
  2083. debug("Skipping setup of CS%u "
  2084. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  2085. continue;
  2086. }
  2087. if (popts->memctl_interleaving) {
  2088. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2089. case FSL_DDR_CS0_CS1_CS2_CS3:
  2090. break;
  2091. case FSL_DDR_CS0_CS1:
  2092. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2093. if (i > 1)
  2094. cs_en = 0;
  2095. break;
  2096. case FSL_DDR_CS2_CS3:
  2097. default:
  2098. if (i > 0)
  2099. cs_en = 0;
  2100. break;
  2101. }
  2102. sa = common_dimm->base_address;
  2103. ea = sa + common_dimm->total_mem - 1;
  2104. } else if (!popts->memctl_interleaving) {
  2105. /*
  2106. * If memory interleaving between controllers is NOT
  2107. * enabled, the starting address for each memory
  2108. * controller is distinct. However, because rank
  2109. * interleaving is enabled, the starting and ending
  2110. * addresses of the total memory on that memory
  2111. * controller needs to be programmed into its
  2112. * respective CS0_BNDS.
  2113. */
  2114. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2115. case FSL_DDR_CS0_CS1_CS2_CS3:
  2116. sa = common_dimm->base_address;
  2117. ea = sa + common_dimm->total_mem - 1;
  2118. break;
  2119. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2120. if ((i >= 2) && (dimm_number == 0)) {
  2121. sa = dimm_params[dimm_number].base_address +
  2122. 2 * rank_density;
  2123. ea = sa + 2 * rank_density - 1;
  2124. } else {
  2125. sa = dimm_params[dimm_number].base_address;
  2126. ea = sa + 2 * rank_density - 1;
  2127. }
  2128. break;
  2129. case FSL_DDR_CS0_CS1:
  2130. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2131. sa = dimm_params[dimm_number].base_address;
  2132. ea = sa + rank_density - 1;
  2133. if (i != 1)
  2134. sa += (i % cs_per_dimm) * rank_density;
  2135. ea += (i % cs_per_dimm) * rank_density;
  2136. } else {
  2137. sa = 0;
  2138. ea = 0;
  2139. }
  2140. if (i == 0)
  2141. ea += rank_density;
  2142. break;
  2143. case FSL_DDR_CS2_CS3:
  2144. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2145. sa = dimm_params[dimm_number].base_address;
  2146. ea = sa + rank_density - 1;
  2147. if (i != 3)
  2148. sa += (i % cs_per_dimm) * rank_density;
  2149. ea += (i % cs_per_dimm) * rank_density;
  2150. } else {
  2151. sa = 0;
  2152. ea = 0;
  2153. }
  2154. if (i == 2)
  2155. ea += (rank_density >> dbw_cap_adj);
  2156. break;
  2157. default: /* No bank(chip-select) interleaving */
  2158. sa = dimm_params[dimm_number].base_address;
  2159. ea = sa + rank_density - 1;
  2160. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2161. sa += (i % cs_per_dimm) * rank_density;
  2162. ea += (i % cs_per_dimm) * rank_density;
  2163. } else {
  2164. sa = 0;
  2165. ea = 0;
  2166. }
  2167. break;
  2168. }
  2169. }
  2170. sa >>= 24;
  2171. ea >>= 24;
  2172. if (cs_en) {
  2173. ddr->cs[i].bnds = (0
  2174. | ((sa & 0xffff) << 16) /* starting address */
  2175. | ((ea & 0xffff) << 0) /* ending address */
  2176. );
  2177. } else {
  2178. /* setting bnds to 0xffffffff for inactive CS */
  2179. ddr->cs[i].bnds = 0xffffffff;
  2180. }
  2181. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2182. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2183. set_csn_config_2(i, ddr);
  2184. }
  2185. /*
  2186. * In the case we only need to compute the ddr sdram size, we only need
  2187. * to set csn registers, so return from here.
  2188. */
  2189. if (size_only)
  2190. return 0;
  2191. set_ddr_eor(ddr, popts);
  2192. #if !defined(CONFIG_SYS_FSL_DDR1)
  2193. set_timing_cfg_0(ctrl_num, ddr, popts, dimm_params);
  2194. #endif
  2195. set_timing_cfg_3(ctrl_num, ddr, popts, common_dimm, cas_latency,
  2196. additive_latency);
  2197. set_timing_cfg_1(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2198. set_timing_cfg_2(ctrl_num, ddr, popts, common_dimm,
  2199. cas_latency, additive_latency);
  2200. set_ddr_cdr1(ddr, popts);
  2201. set_ddr_cdr2(ddr, popts);
  2202. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2203. ip_rev = fsl_ddr_get_version(ctrl_num);
  2204. if (ip_rev > 0x40400)
  2205. unq_mrs_en = 1;
  2206. if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
  2207. ddr->debug[18] = popts->cswl_override;
  2208. set_ddr_sdram_cfg_2(ctrl_num, ddr, popts, unq_mrs_en);
  2209. set_ddr_sdram_mode(ctrl_num, ddr, popts, common_dimm,
  2210. cas_latency, additive_latency, unq_mrs_en);
  2211. set_ddr_sdram_mode_2(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2212. #ifdef CONFIG_SYS_FSL_DDR4
  2213. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2214. set_ddr_sdram_mode_10(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2215. #endif
  2216. set_ddr_sdram_interval(ctrl_num, ddr, popts, common_dimm);
  2217. set_ddr_data_init(ddr);
  2218. set_ddr_sdram_clk_cntl(ddr, popts);
  2219. set_ddr_init_addr(ddr);
  2220. set_ddr_init_ext_addr(ddr);
  2221. set_timing_cfg_4(ddr, popts);
  2222. set_timing_cfg_5(ddr, cas_latency);
  2223. #ifdef CONFIG_SYS_FSL_DDR4
  2224. set_ddr_sdram_cfg_3(ddr, popts);
  2225. set_timing_cfg_6(ddr);
  2226. set_timing_cfg_7(ctrl_num, ddr, common_dimm);
  2227. set_timing_cfg_8(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2228. set_timing_cfg_9(ddr);
  2229. set_ddr_dq_mapping(ddr, dimm_params);
  2230. #endif
  2231. set_ddr_zq_cntl(ddr, zq_en);
  2232. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2233. set_ddr_sr_cntr(ddr, sr_it);
  2234. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  2235. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2236. /* disble DDR training for emulator */
  2237. ddr->debug[2] = 0x00000400;
  2238. ddr->debug[4] = 0xff800800;
  2239. ddr->debug[5] = 0x08000800;
  2240. ddr->debug[6] = 0x08000800;
  2241. ddr->debug[7] = 0x08000800;
  2242. ddr->debug[8] = 0x08000800;
  2243. #endif
  2244. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2245. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2246. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2247. #endif
  2248. return check_fsl_memctl_config_regs(ddr);
  2249. }