pinmux-common.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531
  1. /*
  2. * Copyright (c) 2010-2013, NVIDIA CORPORATION. All rights reserved.
  3. * Copyright (c) 2011 The Chromium OS Authors.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/pinmux.h>
  10. /* return 1 if a pingrp is in range */
  11. #define pmux_pingrp_isvalid(pin) (((pin) >= 0) && ((pin) < PMUX_PINGRP_COUNT))
  12. /* return 1 if a pmux_func is in range */
  13. #define pmux_func_isvalid(func) \
  14. (((func) >= 0) && ((func) < PMUX_FUNC_COUNT))
  15. /* return 1 if a pin_pupd_is in range */
  16. #define pmux_pin_pupd_isvalid(pupd) \
  17. (((pupd) >= PMUX_PULL_NORMAL) && ((pupd) <= PMUX_PULL_UP))
  18. /* return 1 if a pin_tristate_is in range */
  19. #define pmux_pin_tristate_isvalid(tristate) \
  20. (((tristate) >= PMUX_TRI_NORMAL) && ((tristate) <= PMUX_TRI_TRISTATE))
  21. #ifdef TEGRA_PMX_HAS_PIN_IO_BIT_ETC
  22. /* return 1 if a pin_io_is in range */
  23. #define pmux_pin_io_isvalid(io) \
  24. (((io) >= PMUX_PIN_OUTPUT) && ((io) <= PMUX_PIN_INPUT))
  25. /* return 1 if a pin_lock is in range */
  26. #define pmux_pin_lock_isvalid(lock) \
  27. (((lock) >= PMUX_PIN_LOCK_DISABLE) && ((lock) <= PMUX_PIN_LOCK_ENABLE))
  28. /* return 1 if a pin_od is in range */
  29. #define pmux_pin_od_isvalid(od) \
  30. (((od) >= PMUX_PIN_OD_DISABLE) && ((od) <= PMUX_PIN_OD_ENABLE))
  31. /* return 1 if a pin_ioreset_is in range */
  32. #define pmux_pin_ioreset_isvalid(ioreset) \
  33. (((ioreset) >= PMUX_PIN_IO_RESET_DISABLE) && \
  34. ((ioreset) <= PMUX_PIN_IO_RESET_ENABLE))
  35. #ifdef TEGRA_PMX_HAS_RCV_SEL
  36. /* return 1 if a pin_rcv_sel_is in range */
  37. #define pmux_pin_rcv_sel_isvalid(rcv_sel) \
  38. (((rcv_sel) >= PMUX_PIN_RCV_SEL_NORMAL) && \
  39. ((rcv_sel) <= PMUX_PIN_RCV_SEL_HIGH))
  40. #endif /* TEGRA_PMX_HAS_RCV_SEL */
  41. #endif /* TEGRA_PMX_HAS_PIN_IO_BIT_ETC */
  42. #define _R(offset) (u32 *)(NV_PA_APB_MISC_BASE + (offset))
  43. #if defined(CONFIG_TEGRA20)
  44. #define MUX_REG(grp) _R(0x80 + ((tegra_soc_pingroups[grp].ctl_id / 16) * 4))
  45. #define MUX_SHIFT(grp) ((tegra_soc_pingroups[grp].ctl_id % 16) * 2)
  46. #define PULL_REG(grp) _R(0xa0 + ((tegra_soc_pingroups[grp].pull_id / 16) * 4))
  47. #define PULL_SHIFT(grp) ((tegra_soc_pingroups[grp].pull_id % 16) * 2)
  48. #define TRI_REG(grp) _R(0x14 + (((grp) / 32) * 4))
  49. #define TRI_SHIFT(grp) ((grp) % 32)
  50. #else
  51. #define REG(pin) _R(0x3000 + ((pin) * 4))
  52. #define MUX_REG(pin) REG(pin)
  53. #define MUX_SHIFT(pin) 0
  54. #define PULL_REG(pin) REG(pin)
  55. #define PULL_SHIFT(pin) 2
  56. #define TRI_REG(pin) REG(pin)
  57. #define TRI_SHIFT(pin) 4
  58. #endif /* CONFIG_TEGRA20 */
  59. #define DRV_REG(group) _R(0x868 + ((group) * 4))
  60. #define IO_SHIFT 5
  61. #define OD_SHIFT 6
  62. #define LOCK_SHIFT 7
  63. #define IO_RESET_SHIFT 8
  64. #define RCV_SEL_SHIFT 9
  65. #if !defined(CONFIG_TEGRA20) && !defined(CONFIG_TEGRA30)
  66. /* This register/field only exists on Tegra114 and later */
  67. #define APB_MISC_PP_PINMUX_GLOBAL_0 0x40
  68. #define CLAMP_INPUTS_WHEN_TRISTATED 1
  69. void pinmux_set_tristate_input_clamping(void)
  70. {
  71. u32 *reg = _R(APB_MISC_PP_PINMUX_GLOBAL_0);
  72. setbits_le32(reg, CLAMP_INPUTS_WHEN_TRISTATED);
  73. }
  74. void pinmux_clear_tristate_input_clamping(void)
  75. {
  76. u32 *reg = _R(APB_MISC_PP_PINMUX_GLOBAL_0);
  77. clrbits_le32(reg, CLAMP_INPUTS_WHEN_TRISTATED);
  78. }
  79. #endif
  80. void pinmux_set_func(enum pmux_pingrp pin, enum pmux_func func)
  81. {
  82. u32 *reg = MUX_REG(pin);
  83. int i, mux = -1;
  84. u32 val;
  85. if (func == PMUX_FUNC_DEFAULT)
  86. return;
  87. /* Error check on pin and func */
  88. assert(pmux_pingrp_isvalid(pin));
  89. assert(pmux_func_isvalid(func));
  90. if (func >= PMUX_FUNC_RSVD1) {
  91. mux = (func - PMUX_FUNC_RSVD1) & 3;
  92. } else {
  93. /* Search for the appropriate function */
  94. for (i = 0; i < 4; i++) {
  95. if (tegra_soc_pingroups[pin].funcs[i] == func) {
  96. mux = i;
  97. break;
  98. }
  99. }
  100. }
  101. assert(mux != -1);
  102. val = readl(reg);
  103. val &= ~(3 << MUX_SHIFT(pin));
  104. val |= (mux << MUX_SHIFT(pin));
  105. writel(val, reg);
  106. }
  107. void pinmux_set_pullupdown(enum pmux_pingrp pin, enum pmux_pull pupd)
  108. {
  109. u32 *reg = PULL_REG(pin);
  110. u32 val;
  111. /* Error check on pin and pupd */
  112. assert(pmux_pingrp_isvalid(pin));
  113. assert(pmux_pin_pupd_isvalid(pupd));
  114. val = readl(reg);
  115. val &= ~(3 << PULL_SHIFT(pin));
  116. val |= (pupd << PULL_SHIFT(pin));
  117. writel(val, reg);
  118. }
  119. static void pinmux_set_tristate(enum pmux_pingrp pin, int tri)
  120. {
  121. u32 *reg = TRI_REG(pin);
  122. u32 val;
  123. /* Error check on pin */
  124. assert(pmux_pingrp_isvalid(pin));
  125. assert(pmux_pin_tristate_isvalid(tri));
  126. val = readl(reg);
  127. if (tri == PMUX_TRI_TRISTATE)
  128. val |= (1 << TRI_SHIFT(pin));
  129. else
  130. val &= ~(1 << TRI_SHIFT(pin));
  131. writel(val, reg);
  132. }
  133. void pinmux_tristate_enable(enum pmux_pingrp pin)
  134. {
  135. pinmux_set_tristate(pin, PMUX_TRI_TRISTATE);
  136. }
  137. void pinmux_tristate_disable(enum pmux_pingrp pin)
  138. {
  139. pinmux_set_tristate(pin, PMUX_TRI_NORMAL);
  140. }
  141. #ifdef TEGRA_PMX_HAS_PIN_IO_BIT_ETC
  142. void pinmux_set_io(enum pmux_pingrp pin, enum pmux_pin_io io)
  143. {
  144. u32 *reg = REG(pin);
  145. u32 val;
  146. if (io == PMUX_PIN_NONE)
  147. return;
  148. /* Error check on pin and io */
  149. assert(pmux_pingrp_isvalid(pin));
  150. assert(pmux_pin_io_isvalid(io));
  151. val = readl(reg);
  152. if (io == PMUX_PIN_INPUT)
  153. val |= (io & 1) << IO_SHIFT;
  154. else
  155. val &= ~(1 << IO_SHIFT);
  156. writel(val, reg);
  157. }
  158. static void pinmux_set_lock(enum pmux_pingrp pin, enum pmux_pin_lock lock)
  159. {
  160. u32 *reg = REG(pin);
  161. u32 val;
  162. if (lock == PMUX_PIN_LOCK_DEFAULT)
  163. return;
  164. /* Error check on pin and lock */
  165. assert(pmux_pingrp_isvalid(pin));
  166. assert(pmux_pin_lock_isvalid(lock));
  167. val = readl(reg);
  168. if (lock == PMUX_PIN_LOCK_ENABLE) {
  169. val |= (1 << LOCK_SHIFT);
  170. } else {
  171. if (val & (1 << LOCK_SHIFT))
  172. printf("%s: Cannot clear LOCK bit!\n", __func__);
  173. val &= ~(1 << LOCK_SHIFT);
  174. }
  175. writel(val, reg);
  176. return;
  177. }
  178. static void pinmux_set_od(enum pmux_pingrp pin, enum pmux_pin_od od)
  179. {
  180. u32 *reg = REG(pin);
  181. u32 val;
  182. if (od == PMUX_PIN_OD_DEFAULT)
  183. return;
  184. /* Error check on pin and od */
  185. assert(pmux_pingrp_isvalid(pin));
  186. assert(pmux_pin_od_isvalid(od));
  187. val = readl(reg);
  188. if (od == PMUX_PIN_OD_ENABLE)
  189. val |= (1 << OD_SHIFT);
  190. else
  191. val &= ~(1 << OD_SHIFT);
  192. writel(val, reg);
  193. return;
  194. }
  195. static void pinmux_set_ioreset(enum pmux_pingrp pin,
  196. enum pmux_pin_ioreset ioreset)
  197. {
  198. u32 *reg = REG(pin);
  199. u32 val;
  200. if (ioreset == PMUX_PIN_IO_RESET_DEFAULT)
  201. return;
  202. /* Error check on pin and ioreset */
  203. assert(pmux_pingrp_isvalid(pin));
  204. assert(pmux_pin_ioreset_isvalid(ioreset));
  205. val = readl(reg);
  206. if (ioreset == PMUX_PIN_IO_RESET_ENABLE)
  207. val |= (1 << IO_RESET_SHIFT);
  208. else
  209. val &= ~(1 << IO_RESET_SHIFT);
  210. writel(val, reg);
  211. return;
  212. }
  213. #ifdef TEGRA_PMX_HAS_RCV_SEL
  214. static void pinmux_set_rcv_sel(enum pmux_pingrp pin,
  215. enum pmux_pin_rcv_sel rcv_sel)
  216. {
  217. u32 *reg = REG(pin);
  218. u32 val;
  219. if (rcv_sel == PMUX_PIN_RCV_SEL_DEFAULT)
  220. return;
  221. /* Error check on pin and rcv_sel */
  222. assert(pmux_pingrp_isvalid(pin));
  223. assert(pmux_pin_rcv_sel_isvalid(rcv_sel));
  224. val = readl(reg);
  225. if (rcv_sel == PMUX_PIN_RCV_SEL_HIGH)
  226. val |= (1 << RCV_SEL_SHIFT);
  227. else
  228. val &= ~(1 << RCV_SEL_SHIFT);
  229. writel(val, reg);
  230. return;
  231. }
  232. #endif /* TEGRA_PMX_HAS_RCV_SEL */
  233. #endif /* TEGRA_PMX_HAS_PIN_IO_BIT_ETC */
  234. static void pinmux_config_pingrp(const struct pmux_pingrp_config *config)
  235. {
  236. enum pmux_pingrp pin = config->pingrp;
  237. pinmux_set_func(pin, config->func);
  238. pinmux_set_pullupdown(pin, config->pull);
  239. pinmux_set_tristate(pin, config->tristate);
  240. #ifdef TEGRA_PMX_HAS_PIN_IO_BIT_ETC
  241. pinmux_set_io(pin, config->io);
  242. pinmux_set_lock(pin, config->lock);
  243. pinmux_set_od(pin, config->od);
  244. pinmux_set_ioreset(pin, config->ioreset);
  245. #ifdef TEGRA_PMX_HAS_RCV_SEL
  246. pinmux_set_rcv_sel(pin, config->rcv_sel);
  247. #endif
  248. #endif
  249. }
  250. void pinmux_config_pingrp_table(const struct pmux_pingrp_config *config,
  251. int len)
  252. {
  253. int i;
  254. for (i = 0; i < len; i++)
  255. pinmux_config_pingrp(&config[i]);
  256. }
  257. #ifdef TEGRA_PMX_HAS_DRVGRPS
  258. #define pmux_drvgrp_isvalid(pd) (((pd) >= 0) && ((pd) < PMUX_DRVGRP_COUNT))
  259. #define pmux_slw_isvalid(slw) \
  260. (((slw) >= PMUX_SLWF_MIN) && ((slw) <= PMUX_SLWF_MAX))
  261. #define pmux_drv_isvalid(drv) \
  262. (((drv) >= PMUX_DRVUP_MIN) && ((drv) <= PMUX_DRVUP_MAX))
  263. #define pmux_lpmd_isvalid(lpm) \
  264. (((lpm) >= PMUX_LPMD_X8) && ((lpm) <= PMUX_LPMD_X))
  265. #define pmux_schmt_isvalid(schmt) \
  266. (((schmt) >= PMUX_SCHMT_DISABLE) && ((schmt) <= PMUX_SCHMT_ENABLE))
  267. #define pmux_hsm_isvalid(hsm) \
  268. (((hsm) >= PMUX_HSM_DISABLE) && ((hsm) <= PMUX_HSM_ENABLE))
  269. #define HSM_SHIFT 2
  270. #define SCHMT_SHIFT 3
  271. #define LPMD_SHIFT 4
  272. #define LPMD_MASK (3 << LPMD_SHIFT)
  273. #define DRVDN_SHIFT 12
  274. #define DRVDN_MASK (0x7F << DRVDN_SHIFT)
  275. #define DRVUP_SHIFT 20
  276. #define DRVUP_MASK (0x7F << DRVUP_SHIFT)
  277. #define SLWR_SHIFT 28
  278. #define SLWR_MASK (3 << SLWR_SHIFT)
  279. #define SLWF_SHIFT 30
  280. #define SLWF_MASK (3 << SLWF_SHIFT)
  281. static void pinmux_set_drvup_slwf(enum pmux_drvgrp grp, int slwf)
  282. {
  283. u32 *reg = DRV_REG(grp);
  284. u32 val;
  285. /* NONE means unspecified/do not change/use POR value */
  286. if (slwf == PMUX_SLWF_NONE)
  287. return;
  288. /* Error check on pad and slwf */
  289. assert(pmux_drvgrp_isvalid(grp));
  290. assert(pmux_slw_isvalid(slwf));
  291. val = readl(reg);
  292. val &= ~SLWF_MASK;
  293. val |= (slwf << SLWF_SHIFT);
  294. writel(val, reg);
  295. return;
  296. }
  297. static void pinmux_set_drvdn_slwr(enum pmux_drvgrp grp, int slwr)
  298. {
  299. u32 *reg = DRV_REG(grp);
  300. u32 val;
  301. /* NONE means unspecified/do not change/use POR value */
  302. if (slwr == PMUX_SLWR_NONE)
  303. return;
  304. /* Error check on pad and slwr */
  305. assert(pmux_drvgrp_isvalid(grp));
  306. assert(pmux_slw_isvalid(slwr));
  307. val = readl(reg);
  308. val &= ~SLWR_MASK;
  309. val |= (slwr << SLWR_SHIFT);
  310. writel(val, reg);
  311. return;
  312. }
  313. static void pinmux_set_drvup(enum pmux_drvgrp grp, int drvup)
  314. {
  315. u32 *reg = DRV_REG(grp);
  316. u32 val;
  317. /* NONE means unspecified/do not change/use POR value */
  318. if (drvup == PMUX_DRVUP_NONE)
  319. return;
  320. /* Error check on pad and drvup */
  321. assert(pmux_drvgrp_isvalid(grp));
  322. assert(pmux_drv_isvalid(drvup));
  323. val = readl(reg);
  324. val &= ~DRVUP_MASK;
  325. val |= (drvup << DRVUP_SHIFT);
  326. writel(val, reg);
  327. return;
  328. }
  329. static void pinmux_set_drvdn(enum pmux_drvgrp grp, int drvdn)
  330. {
  331. u32 *reg = DRV_REG(grp);
  332. u32 val;
  333. /* NONE means unspecified/do not change/use POR value */
  334. if (drvdn == PMUX_DRVDN_NONE)
  335. return;
  336. /* Error check on pad and drvdn */
  337. assert(pmux_drvgrp_isvalid(grp));
  338. assert(pmux_drv_isvalid(drvdn));
  339. val = readl(reg);
  340. val &= ~DRVDN_MASK;
  341. val |= (drvdn << DRVDN_SHIFT);
  342. writel(val, reg);
  343. return;
  344. }
  345. static void pinmux_set_lpmd(enum pmux_drvgrp grp, enum pmux_lpmd lpmd)
  346. {
  347. u32 *reg = DRV_REG(grp);
  348. u32 val;
  349. /* NONE means unspecified/do not change/use POR value */
  350. if (lpmd == PMUX_LPMD_NONE)
  351. return;
  352. /* Error check pad and lpmd value */
  353. assert(pmux_drvgrp_isvalid(grp));
  354. assert(pmux_lpmd_isvalid(lpmd));
  355. val = readl(reg);
  356. val &= ~LPMD_MASK;
  357. val |= (lpmd << LPMD_SHIFT);
  358. writel(val, reg);
  359. return;
  360. }
  361. static void pinmux_set_schmt(enum pmux_drvgrp grp, enum pmux_schmt schmt)
  362. {
  363. u32 *reg = DRV_REG(grp);
  364. u32 val;
  365. /* NONE means unspecified/do not change/use POR value */
  366. if (schmt == PMUX_SCHMT_NONE)
  367. return;
  368. /* Error check pad */
  369. assert(pmux_drvgrp_isvalid(grp));
  370. assert(pmux_schmt_isvalid(schmt));
  371. val = readl(reg);
  372. if (schmt == PMUX_SCHMT_ENABLE)
  373. val |= (1 << SCHMT_SHIFT);
  374. else
  375. val &= ~(1 << SCHMT_SHIFT);
  376. writel(val, reg);
  377. return;
  378. }
  379. static void pinmux_set_hsm(enum pmux_drvgrp grp, enum pmux_hsm hsm)
  380. {
  381. u32 *reg = DRV_REG(grp);
  382. u32 val;
  383. /* NONE means unspecified/do not change/use POR value */
  384. if (hsm == PMUX_HSM_NONE)
  385. return;
  386. /* Error check pad */
  387. assert(pmux_drvgrp_isvalid(grp));
  388. assert(pmux_hsm_isvalid(hsm));
  389. val = readl(reg);
  390. if (hsm == PMUX_HSM_ENABLE)
  391. val |= (1 << HSM_SHIFT);
  392. else
  393. val &= ~(1 << HSM_SHIFT);
  394. writel(val, reg);
  395. return;
  396. }
  397. static void pinmux_config_drvgrp(const struct pmux_drvgrp_config *config)
  398. {
  399. enum pmux_drvgrp grp = config->drvgrp;
  400. pinmux_set_drvup_slwf(grp, config->slwf);
  401. pinmux_set_drvdn_slwr(grp, config->slwr);
  402. pinmux_set_drvup(grp, config->drvup);
  403. pinmux_set_drvdn(grp, config->drvdn);
  404. pinmux_set_lpmd(grp, config->lpmd);
  405. pinmux_set_schmt(grp, config->schmt);
  406. pinmux_set_hsm(grp, config->hsm);
  407. }
  408. void pinmux_config_drvgrp_table(const struct pmux_drvgrp_config *config,
  409. int len)
  410. {
  411. int i;
  412. for (i = 0; i < len; i++)
  413. pinmux_config_drvgrp(&config[i]);
  414. }
  415. #endif /* TEGRA_PMX_HAS_DRVGRPS */