reset_manager_arria10.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2016-2017 Intel Corporation
  4. */
  5. #include <asm/io.h>
  6. #include <asm/arch/fpga_manager.h>
  7. #include <asm/arch/misc.h>
  8. #include <asm/arch/reset_manager.h>
  9. #include <asm/arch/system_manager.h>
  10. #include <common.h>
  11. #include <errno.h>
  12. #include <fdtdec.h>
  13. #include <wait_bit.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. static const struct socfpga_reset_manager *reset_manager_base =
  16. (void *)SOCFPGA_RSTMGR_ADDRESS;
  17. static const struct socfpga_system_manager *sysmgr_regs =
  18. (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
  19. #define ECC_MASK (ALT_RSTMGR_PER0MODRST_EMACECC0_SET_MSK | \
  20. ALT_RSTMGR_PER0MODRST_EMACECC1_SET_MSK | \
  21. ALT_RSTMGR_PER0MODRST_EMACECC2_SET_MSK | \
  22. ALT_RSTMGR_PER0MODRST_NANDECC_SET_MSK | \
  23. ALT_RSTMGR_PER0MODRST_QSPIECC_SET_MSK | \
  24. ALT_RSTMGR_PER0MODRST_SDMMCECC_SET_MSK)
  25. void socfpga_reset_uart(int assert)
  26. {
  27. unsigned int com_port;
  28. com_port = uart_com_port(gd->fdt_blob);
  29. if (com_port == SOCFPGA_UART1_ADDRESS)
  30. socfpga_per_reset(SOCFPGA_RESET(UART1), assert);
  31. else if (com_port == SOCFPGA_UART0_ADDRESS)
  32. socfpga_per_reset(SOCFPGA_RESET(UART0), assert);
  33. }
  34. static const u32 per0fpgamasks[] = {
  35. ALT_RSTMGR_PER0MODRST_EMACECC0_SET_MSK |
  36. ALT_RSTMGR_PER0MODRST_EMAC0_SET_MSK,
  37. ALT_RSTMGR_PER0MODRST_EMACECC1_SET_MSK |
  38. ALT_RSTMGR_PER0MODRST_EMAC1_SET_MSK,
  39. ALT_RSTMGR_PER0MODRST_EMACECC2_SET_MSK |
  40. ALT_RSTMGR_PER0MODRST_EMAC2_SET_MSK,
  41. 0, /* i2c0 per1mod */
  42. 0, /* i2c1 per1mod */
  43. 0, /* i2c0_emac */
  44. 0, /* i2c1_emac */
  45. 0, /* i2c2_emac */
  46. ALT_RSTMGR_PER0MODRST_NANDECC_SET_MSK |
  47. ALT_RSTMGR_PER0MODRST_NAND_SET_MSK,
  48. ALT_RSTMGR_PER0MODRST_QSPIECC_SET_MSK |
  49. ALT_RSTMGR_PER0MODRST_QSPI_SET_MSK,
  50. ALT_RSTMGR_PER0MODRST_SDMMCECC_SET_MSK |
  51. ALT_RSTMGR_PER0MODRST_SDMMC_SET_MSK,
  52. ALT_RSTMGR_PER0MODRST_SPIM0_SET_MSK,
  53. ALT_RSTMGR_PER0MODRST_SPIM1_SET_MSK,
  54. ALT_RSTMGR_PER0MODRST_SPIS0_SET_MSK,
  55. ALT_RSTMGR_PER0MODRST_SPIS1_SET_MSK,
  56. 0, /* uart0 per1mod */
  57. 0, /* uart1 per1mod */
  58. };
  59. static const u32 per1fpgamasks[] = {
  60. 0, /* emac0 per0mod */
  61. 0, /* emac1 per0mod */
  62. 0, /* emac2 per0mod */
  63. ALT_RSTMGR_PER1MODRST_I2C0_SET_MSK,
  64. ALT_RSTMGR_PER1MODRST_I2C1_SET_MSK,
  65. ALT_RSTMGR_PER1MODRST_I2C2_SET_MSK, /* i2c0_emac */
  66. ALT_RSTMGR_PER1MODRST_I2C3_SET_MSK, /* i2c1_emac */
  67. ALT_RSTMGR_PER1MODRST_I2C4_SET_MSK, /* i2c2_emac */
  68. 0, /* nand per0mod */
  69. 0, /* qspi per0mod */
  70. 0, /* sdmmc per0mod */
  71. 0, /* spim0 per0mod */
  72. 0, /* spim1 per0mod */
  73. 0, /* spis0 per0mod */
  74. 0, /* spis1 per0mod */
  75. ALT_RSTMGR_PER1MODRST_UART0_SET_MSK,
  76. ALT_RSTMGR_PER1MODRST_UART1_SET_MSK,
  77. };
  78. struct bridge_cfg {
  79. int compat_id;
  80. u32 mask_noc;
  81. u32 mask_rstmgr;
  82. };
  83. static const struct bridge_cfg bridge_cfg_tbl[] = {
  84. {
  85. COMPAT_ALTERA_SOCFPGA_H2F_BRG,
  86. ALT_SYSMGR_NOC_H2F_SET_MSK,
  87. ALT_RSTMGR_BRGMODRST_H2F_SET_MSK,
  88. },
  89. {
  90. COMPAT_ALTERA_SOCFPGA_LWH2F_BRG,
  91. ALT_SYSMGR_NOC_LWH2F_SET_MSK,
  92. ALT_RSTMGR_BRGMODRST_LWH2F_SET_MSK,
  93. },
  94. {
  95. COMPAT_ALTERA_SOCFPGA_F2H_BRG,
  96. ALT_SYSMGR_NOC_F2H_SET_MSK,
  97. ALT_RSTMGR_BRGMODRST_F2H_SET_MSK,
  98. },
  99. {
  100. COMPAT_ALTERA_SOCFPGA_F2SDR0,
  101. ALT_SYSMGR_NOC_F2SDR0_SET_MSK,
  102. ALT_RSTMGR_BRGMODRST_F2SSDRAM0_SET_MSK,
  103. },
  104. {
  105. COMPAT_ALTERA_SOCFPGA_F2SDR1,
  106. ALT_SYSMGR_NOC_F2SDR1_SET_MSK,
  107. ALT_RSTMGR_BRGMODRST_F2SSDRAM1_SET_MSK,
  108. },
  109. {
  110. COMPAT_ALTERA_SOCFPGA_F2SDR2,
  111. ALT_SYSMGR_NOC_F2SDR2_SET_MSK,
  112. ALT_RSTMGR_BRGMODRST_F2SSDRAM2_SET_MSK,
  113. },
  114. };
  115. /* Disable the watchdog (toggle reset to watchdog) */
  116. void socfpga_watchdog_disable(void)
  117. {
  118. /* assert reset for watchdog */
  119. setbits_le32(&reset_manager_base->per1modrst,
  120. ALT_RSTMGR_PER1MODRST_WD0_SET_MSK);
  121. }
  122. /* Release NOC ddr scheduler from reset */
  123. void socfpga_reset_deassert_noc_ddr_scheduler(void)
  124. {
  125. clrbits_le32(&reset_manager_base->brgmodrst,
  126. ALT_RSTMGR_BRGMODRST_DDRSCH_SET_MSK);
  127. }
  128. /* Check whether Watchdog in reset state? */
  129. int socfpga_is_wdt_in_reset(void)
  130. {
  131. u32 val;
  132. val = readl(&reset_manager_base->per1modrst);
  133. val &= ALT_RSTMGR_PER1MODRST_WD0_SET_MSK;
  134. /* return 0x1 if watchdog in reset */
  135. return val;
  136. }
  137. /* emacbase: base address of emac to enable/disable reset
  138. * state: 0 - disable reset, !0 - enable reset
  139. */
  140. void socfpga_emac_manage_reset(ulong emacbase, u32 state)
  141. {
  142. ulong eccmask;
  143. ulong emacmask;
  144. switch (emacbase) {
  145. case SOCFPGA_EMAC0_ADDRESS:
  146. eccmask = ALT_RSTMGR_PER0MODRST_EMACECC0_SET_MSK;
  147. emacmask = ALT_RSTMGR_PER0MODRST_EMAC0_SET_MSK;
  148. break;
  149. case SOCFPGA_EMAC1_ADDRESS:
  150. eccmask = ALT_RSTMGR_PER0MODRST_EMACECC1_SET_MSK;
  151. emacmask = ALT_RSTMGR_PER0MODRST_EMAC1_SET_MSK;
  152. break;
  153. case SOCFPGA_EMAC2_ADDRESS:
  154. eccmask = ALT_RSTMGR_PER0MODRST_EMACECC2_SET_MSK;
  155. emacmask = ALT_RSTMGR_PER0MODRST_EMAC2_SET_MSK;
  156. break;
  157. default:
  158. pr_err("emac base address unexpected! %lx", emacbase);
  159. hang();
  160. break;
  161. }
  162. if (state) {
  163. /* Enable ECC OCP first */
  164. setbits_le32(&reset_manager_base->per0modrst, eccmask);
  165. setbits_le32(&reset_manager_base->per0modrst, emacmask);
  166. } else {
  167. /* Disable ECC OCP first */
  168. clrbits_le32(&reset_manager_base->per0modrst, emacmask);
  169. clrbits_le32(&reset_manager_base->per0modrst, eccmask);
  170. }
  171. }
  172. static int get_bridge_init_val(const void *blob, int compat_id)
  173. {
  174. int node;
  175. node = fdtdec_next_compatible(blob, 0, compat_id);
  176. if (node < 0)
  177. return 0;
  178. return fdtdec_get_uint(blob, node, "init-val", 0);
  179. }
  180. /* Enable bridges (hps2fpga, lwhps2fpga, fpga2hps, fpga2sdram) per handoff */
  181. int socfpga_reset_deassert_bridges_handoff(void)
  182. {
  183. u32 mask_noc = 0, mask_rstmgr = 0;
  184. int i;
  185. for (i = 0; i < ARRAY_SIZE(bridge_cfg_tbl); i++) {
  186. if (get_bridge_init_val(gd->fdt_blob,
  187. bridge_cfg_tbl[i].compat_id)) {
  188. mask_noc |= bridge_cfg_tbl[i].mask_noc;
  189. mask_rstmgr |= bridge_cfg_tbl[i].mask_rstmgr;
  190. }
  191. }
  192. /* clear idle request to all bridges */
  193. setbits_le32(&sysmgr_regs->noc_idlereq_clr, mask_noc);
  194. /* Release bridges from reset state per handoff value */
  195. clrbits_le32(&reset_manager_base->brgmodrst, mask_rstmgr);
  196. /* Poll until all idleack to 0, timeout at 1000ms */
  197. return wait_for_bit_le32(&sysmgr_regs->noc_idleack, mask_noc,
  198. false, 1000, false);
  199. }
  200. void socfpga_reset_assert_fpga_connected_peripherals(void)
  201. {
  202. u32 mask0 = 0;
  203. u32 mask1 = 0;
  204. u32 fpga_pinux_addr = SOCFPGA_PINMUX_FPGA_INTERFACE_ADDRESS;
  205. int i;
  206. for (i = 0; i < ARRAY_SIZE(per1fpgamasks); i++) {
  207. if (readl(fpga_pinux_addr)) {
  208. mask0 |= per0fpgamasks[i];
  209. mask1 |= per1fpgamasks[i];
  210. }
  211. fpga_pinux_addr += sizeof(u32);
  212. }
  213. setbits_le32(&reset_manager_base->per0modrst, mask0 & ECC_MASK);
  214. setbits_le32(&reset_manager_base->per1modrst, mask1);
  215. setbits_le32(&reset_manager_base->per0modrst, mask0);
  216. }
  217. /* Release L4 OSC1 Watchdog Timer 0 from reset through reset manager */
  218. void socfpga_reset_deassert_osc1wd0(void)
  219. {
  220. clrbits_le32(&reset_manager_base->per1modrst,
  221. ALT_RSTMGR_PER1MODRST_WD0_SET_MSK);
  222. }
  223. /*
  224. * Assert or de-assert SoCFPGA reset manager reset.
  225. */
  226. void socfpga_per_reset(u32 reset, int set)
  227. {
  228. const u32 *reg;
  229. u32 rstmgr_bank = RSTMGR_BANK(reset);
  230. switch (rstmgr_bank) {
  231. case 0:
  232. reg = &reset_manager_base->mpumodrst;
  233. break;
  234. case 1:
  235. reg = &reset_manager_base->per0modrst;
  236. break;
  237. case 2:
  238. reg = &reset_manager_base->per1modrst;
  239. break;
  240. case 3:
  241. reg = &reset_manager_base->brgmodrst;
  242. break;
  243. case 4:
  244. reg = &reset_manager_base->sysmodrst;
  245. break;
  246. default:
  247. return;
  248. }
  249. if (set)
  250. setbits_le32(reg, 1 << RSTMGR_RESET(reset));
  251. else
  252. clrbits_le32(reg, 1 << RSTMGR_RESET(reset));
  253. }
  254. /*
  255. * Assert reset on every peripheral but L4WD0.
  256. * Watchdog must be kept intact to prevent glitches
  257. * and/or hangs.
  258. * For the Arria10, we disable all the peripherals except L4 watchdog0,
  259. * L4 Timer 0, and ECC.
  260. */
  261. void socfpga_per_reset_all(void)
  262. {
  263. const u32 l4wd0 = (1 << RSTMGR_RESET(SOCFPGA_RESET(L4WD0)) |
  264. (1 << RSTMGR_RESET(SOCFPGA_RESET(L4SYSTIMER0))));
  265. unsigned mask_ecc_ocp =
  266. ALT_RSTMGR_PER0MODRST_EMACECC0_SET_MSK |
  267. ALT_RSTMGR_PER0MODRST_EMACECC1_SET_MSK |
  268. ALT_RSTMGR_PER0MODRST_EMACECC2_SET_MSK |
  269. ALT_RSTMGR_PER0MODRST_USBECC0_SET_MSK |
  270. ALT_RSTMGR_PER0MODRST_USBECC1_SET_MSK |
  271. ALT_RSTMGR_PER0MODRST_NANDECC_SET_MSK |
  272. ALT_RSTMGR_PER0MODRST_QSPIECC_SET_MSK |
  273. ALT_RSTMGR_PER0MODRST_SDMMCECC_SET_MSK;
  274. /* disable all components except ECC_OCP, L4 Timer0 and L4 WD0 */
  275. writel(~l4wd0, &reset_manager_base->per1modrst);
  276. setbits_le32(&reset_manager_base->per0modrst, ~mask_ecc_ocp);
  277. /* Finally disable the ECC_OCP */
  278. setbits_le32(&reset_manager_base->per0modrst, mask_ecc_ocp);
  279. }
  280. int socfpga_bridges_reset(void)
  281. {
  282. int ret;
  283. /* Disable all the bridges (hps2fpga, lwhps2fpga, fpga2hps,
  284. fpga2sdram) */
  285. /* set idle request to all bridges */
  286. writel(ALT_SYSMGR_NOC_H2F_SET_MSK |
  287. ALT_SYSMGR_NOC_LWH2F_SET_MSK |
  288. ALT_SYSMGR_NOC_F2H_SET_MSK |
  289. ALT_SYSMGR_NOC_F2SDR0_SET_MSK |
  290. ALT_SYSMGR_NOC_F2SDR1_SET_MSK |
  291. ALT_SYSMGR_NOC_F2SDR2_SET_MSK,
  292. &sysmgr_regs->noc_idlereq_set);
  293. /* Enable the NOC timeout */
  294. writel(ALT_SYSMGR_NOC_TMO_EN_SET_MSK, &sysmgr_regs->noc_timeout);
  295. /* Poll until all idleack to 1 */
  296. ret = wait_for_bit_le32(&sysmgr_regs->noc_idleack,
  297. ALT_SYSMGR_NOC_H2F_SET_MSK |
  298. ALT_SYSMGR_NOC_LWH2F_SET_MSK |
  299. ALT_SYSMGR_NOC_F2H_SET_MSK |
  300. ALT_SYSMGR_NOC_F2SDR0_SET_MSK |
  301. ALT_SYSMGR_NOC_F2SDR1_SET_MSK |
  302. ALT_SYSMGR_NOC_F2SDR2_SET_MSK,
  303. true, 10000, false);
  304. if (ret)
  305. return ret;
  306. /* Poll until all idlestatus to 1 */
  307. ret = wait_for_bit_le32(&sysmgr_regs->noc_idlestatus,
  308. ALT_SYSMGR_NOC_H2F_SET_MSK |
  309. ALT_SYSMGR_NOC_LWH2F_SET_MSK |
  310. ALT_SYSMGR_NOC_F2H_SET_MSK |
  311. ALT_SYSMGR_NOC_F2SDR0_SET_MSK |
  312. ALT_SYSMGR_NOC_F2SDR1_SET_MSK |
  313. ALT_SYSMGR_NOC_F2SDR2_SET_MSK,
  314. true, 10000, false);
  315. if (ret)
  316. return ret;
  317. /* Put all bridges (except NOR DDR scheduler) into reset state */
  318. setbits_le32(&reset_manager_base->brgmodrst,
  319. (ALT_RSTMGR_BRGMODRST_H2F_SET_MSK |
  320. ALT_RSTMGR_BRGMODRST_LWH2F_SET_MSK |
  321. ALT_RSTMGR_BRGMODRST_F2H_SET_MSK |
  322. ALT_RSTMGR_BRGMODRST_F2SSDRAM0_SET_MSK |
  323. ALT_RSTMGR_BRGMODRST_F2SSDRAM1_SET_MSK |
  324. ALT_RSTMGR_BRGMODRST_F2SSDRAM2_SET_MSK));
  325. /* Disable NOC timeout */
  326. writel(0, &sysmgr_regs->noc_timeout);
  327. return 0;
  328. }