cmd_ddrphy.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /*
  2. * Copyright (C) 2014-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <linux/io.h>
  8. #include <mach/ddrphy-regs.h>
  9. /* Select either decimal or hexadecimal */
  10. #if 1
  11. #define PRINTF_FORMAT "%2d"
  12. #else
  13. #define PRINTF_FORMAT "%02x"
  14. #endif
  15. /* field separator */
  16. #define FS " "
  17. static u32 read_bdl(struct ddrphy_datx8 __iomem *dx, int index)
  18. {
  19. return (readl(&dx->bdlr[index / 5]) >> (index % 5 * 6)) & 0x3f;
  20. }
  21. static void dump_loop(void (*callback)(struct ddrphy_datx8 __iomem *))
  22. {
  23. int ch, p, dx;
  24. struct ddrphy __iomem *phy;
  25. for (ch = 0; ch < NR_DDRCH; ch++) {
  26. for (p = 0; p < NR_DDRPHY_PER_CH; p++) {
  27. phy = (struct ddrphy __iomem *)DDRPHY_BASE(ch, p);
  28. for (dx = 0; dx < NR_DATX8_PER_DDRPHY; dx++) {
  29. printf("CH%dP%dDX%d:", ch, p, dx);
  30. (*callback)(&phy->dx[dx]);
  31. printf("\n");
  32. }
  33. }
  34. }
  35. }
  36. static void __wbdl_dump(struct ddrphy_datx8 __iomem *dx)
  37. {
  38. int i;
  39. for (i = 0; i < 10; i++)
  40. printf(FS PRINTF_FORMAT, read_bdl(dx, i));
  41. printf(FS "(+" PRINTF_FORMAT ")", readl(&dx->lcdlr[1]) & 0xff);
  42. }
  43. void wbdl_dump(void)
  44. {
  45. printf("\n--- Write Bit Delay Line ---\n");
  46. printf(" DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM DQS (WDQD)\n");
  47. dump_loop(&__wbdl_dump);
  48. }
  49. static void __rbdl_dump(struct ddrphy_datx8 __iomem *dx)
  50. {
  51. int i;
  52. for (i = 15; i < 24; i++)
  53. printf(FS PRINTF_FORMAT, read_bdl(dx, i));
  54. printf(FS "(+" PRINTF_FORMAT ")", (readl(&dx->lcdlr[1]) >> 8) & 0xff);
  55. }
  56. void rbdl_dump(void)
  57. {
  58. printf("\n--- Read Bit Delay Line ---\n");
  59. printf(" DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM (RDQSD)\n");
  60. dump_loop(&__rbdl_dump);
  61. }
  62. static void __wld_dump(struct ddrphy_datx8 __iomem *dx)
  63. {
  64. int rank;
  65. u32 lcdlr0 = readl(&dx->lcdlr[0]);
  66. u32 gtr = readl(&dx->gtr);
  67. for (rank = 0; rank < 4; rank++) {
  68. u32 wld = (lcdlr0 >> (8 * rank)) & 0xff; /* Delay */
  69. u32 wlsl = (gtr >> (12 + 2 * rank)) & 0x3; /* System Latency */
  70. printf(FS PRINTF_FORMAT "%sT", wld,
  71. wlsl == 0 ? "-1" : wlsl == 1 ? "+0" : "+1");
  72. }
  73. }
  74. void wld_dump(void)
  75. {
  76. printf("\n--- Write Leveling Delay ---\n");
  77. printf(" Rank0 Rank1 Rank2 Rank3\n");
  78. dump_loop(&__wld_dump);
  79. }
  80. static void __dqsgd_dump(struct ddrphy_datx8 __iomem *dx)
  81. {
  82. int rank;
  83. u32 lcdlr2 = readl(&dx->lcdlr[2]);
  84. u32 gtr = readl(&dx->gtr);
  85. for (rank = 0; rank < 4; rank++) {
  86. u32 dqsgd = (lcdlr2 >> (8 * rank)) & 0xff; /* Delay */
  87. u32 dgsl = (gtr >> (3 * rank)) & 0x7; /* System Latency */
  88. printf(FS PRINTF_FORMAT "+%dT", dqsgd, dgsl);
  89. }
  90. }
  91. void dqsgd_dump(void)
  92. {
  93. printf("\n--- DQS Gating Delay ---\n");
  94. printf(" Rank0 Rank1 Rank2 Rank3\n");
  95. dump_loop(&__dqsgd_dump);
  96. }
  97. static void __mdl_dump(struct ddrphy_datx8 __iomem *dx)
  98. {
  99. int i;
  100. u32 mdl = readl(&dx->mdlr);
  101. for (i = 0; i < 3; i++)
  102. printf(FS PRINTF_FORMAT, (mdl >> (8 * i)) & 0xff);
  103. }
  104. void mdl_dump(void)
  105. {
  106. printf("\n--- Master Delay Line ---\n");
  107. printf(" IPRD TPRD MDLD\n");
  108. dump_loop(&__mdl_dump);
  109. }
  110. #define REG_DUMP(x) \
  111. { u32 __iomem *p = &phy->x; printf("%3d: %-10s: %p : %08x\n", \
  112. p - (u32 *)phy, #x, p, readl(p)); }
  113. void reg_dump(void)
  114. {
  115. int ch, p;
  116. struct ddrphy __iomem *phy;
  117. printf("\n--- DDR PHY registers ---\n");
  118. for (ch = 0; ch < NR_DDRCH; ch++) {
  119. for (p = 0; p < NR_DDRPHY_PER_CH; p++) {
  120. printf("== Ch%d, PHY%d ==\n", ch, p);
  121. printf(" No: Name : Address : Data\n");
  122. phy = (struct ddrphy __iomem *)DDRPHY_BASE(ch, p);
  123. REG_DUMP(ridr);
  124. REG_DUMP(pir);
  125. REG_DUMP(pgcr[0]);
  126. REG_DUMP(pgcr[1]);
  127. REG_DUMP(pgsr[0]);
  128. REG_DUMP(pgsr[1]);
  129. REG_DUMP(pllcr);
  130. REG_DUMP(ptr[0]);
  131. REG_DUMP(ptr[1]);
  132. REG_DUMP(ptr[2]);
  133. REG_DUMP(ptr[3]);
  134. REG_DUMP(ptr[4]);
  135. REG_DUMP(acmdlr);
  136. REG_DUMP(acbdlr);
  137. REG_DUMP(dxccr);
  138. REG_DUMP(dsgcr);
  139. REG_DUMP(dcr);
  140. REG_DUMP(dtpr[0]);
  141. REG_DUMP(dtpr[1]);
  142. REG_DUMP(dtpr[2]);
  143. REG_DUMP(mr0);
  144. REG_DUMP(mr1);
  145. REG_DUMP(mr2);
  146. REG_DUMP(mr3);
  147. REG_DUMP(dx[0].gcr);
  148. REG_DUMP(dx[0].gtr);
  149. REG_DUMP(dx[1].gcr);
  150. REG_DUMP(dx[1].gtr);
  151. }
  152. }
  153. }
  154. static int do_ddr(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  155. {
  156. char *cmd = argv[1];
  157. if (argc == 1)
  158. cmd = "all";
  159. if (!strcmp(cmd, "wbdl") || !strcmp(cmd, "all"))
  160. wbdl_dump();
  161. if (!strcmp(cmd, "rbdl") || !strcmp(cmd, "all"))
  162. rbdl_dump();
  163. if (!strcmp(cmd, "wld") || !strcmp(cmd, "all"))
  164. wld_dump();
  165. if (!strcmp(cmd, "dqsgd") || !strcmp(cmd, "all"))
  166. dqsgd_dump();
  167. if (!strcmp(cmd, "mdl") || !strcmp(cmd, "all"))
  168. mdl_dump();
  169. if (!strcmp(cmd, "reg") || !strcmp(cmd, "all"))
  170. reg_dump();
  171. return 0;
  172. }
  173. U_BOOT_CMD(
  174. ddr, 2, 1, do_ddr,
  175. "UniPhier DDR PHY parameters dumper",
  176. "- dump all of the followings\n"
  177. "ddr wbdl - dump Write Bit Delay\n"
  178. "ddr rbdl - dump Read Bit Delay\n"
  179. "ddr wld - dump Write Leveling\n"
  180. "ddr dqsgd - dump DQS Gating Delay\n"
  181. "ddr mdl - dump Master Delay Line\n"
  182. "ddr reg - dump registers\n"
  183. );