start.S 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * armboot - Startup Code for SA1100 CPU
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (c) 2001 Alex Züpke <azu@sysgo.de>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <config.h>
  28. #include <version.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. _undefined_instruction: .word undefined_instruction
  46. _software_interrupt: .word software_interrupt
  47. _prefetch_abort: .word prefetch_abort
  48. _data_abort: .word data_abort
  49. _not_used: .word not_used
  50. _irq: .word irq
  51. _fiq: .word fiq
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (reset vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * relocate armboot to ram
  60. * setup stack
  61. * jump to second stage
  62. *
  63. *************************************************************************
  64. */
  65. _TEXT_BASE:
  66. .word TEXT_BASE
  67. .globl _armboot_start
  68. _armboot_start:
  69. .word _start
  70. /*
  71. * These are defined in the board-specific linker script.
  72. */
  73. .globl _bss_start
  74. _bss_start:
  75. .word __bss_start
  76. .globl _bss_end
  77. _bss_end:
  78. .word _end
  79. #ifdef CONFIG_USE_IRQ
  80. /* IRQ stack memory (calculated at run-time) */
  81. .globl IRQ_STACK_START
  82. IRQ_STACK_START:
  83. .word 0x0badc0de
  84. /* IRQ stack memory (calculated at run-time) */
  85. .globl FIQ_STACK_START
  86. FIQ_STACK_START:
  87. .word 0x0badc0de
  88. #endif
  89. /*
  90. * the actual reset code
  91. */
  92. reset:
  93. /*
  94. * set the cpu to SVC32 mode
  95. */
  96. mrs r0,cpsr
  97. bic r0,r0,#0x1f
  98. orr r0,r0,#0x13
  99. msr cpsr,r0
  100. /*
  101. * we do sys-critical inits only at reboot,
  102. * not when booting from ram!
  103. */
  104. #ifdef CONFIG_INIT_CRITICAL
  105. bl cpu_init_crit
  106. #endif
  107. relocate: /* relocate U-Boot to RAM */
  108. adr r0, _start /* r0 <- current position of code */
  109. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  110. cmp r0, r1 /* don't reloc during debug */
  111. beq stack_setup
  112. ldr r2, _armboot_start
  113. ldr r3, _bss_start
  114. sub r2, r3, r2 /* r2 <- size of armboot */
  115. add r2, r0, r2 /* r2 <- source end address */
  116. copy_loop:
  117. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  118. stmia r1!, {r3-r10} /* copy to target address [r1] */
  119. cmp r0, r2 /* until source end addreee [r2] */
  120. ble copy_loop
  121. /* Set up the stack */
  122. stack_setup:
  123. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  124. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  125. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  126. #ifdef CONFIG_USE_IRQ
  127. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  128. #endif
  129. sub sp, r0, #12 /* leave 3 words for abort-stack */
  130. clear_bss:
  131. ldr r0, _bss_start /* find start of bss segment */
  132. add r0, r0, #4 /* start at first byte of bss */
  133. ldr r1, _bss_end /* stop here */
  134. mov r2, #0x00000000 /* clear */
  135. clbss_l:str r2, [r0] /* clear loop... */
  136. add r0, r0, #4
  137. cmp r0, r1
  138. bne clbss_l
  139. ldr pc, _start_armboot
  140. _start_armboot: .word start_armboot
  141. /*
  142. *************************************************************************
  143. *
  144. * CPU_init_critical registers
  145. *
  146. * setup important registers
  147. * setup memory timing
  148. *
  149. *************************************************************************
  150. */
  151. /* Interupt-Controller base address */
  152. IC_BASE: .word 0x90050000
  153. #define ICMR 0x04
  154. /* Reset-Controller */
  155. RST_BASE: .word 0x90030000
  156. #define RSRR 0x00
  157. #define RCSR 0x04
  158. /* PWR */
  159. PWR_BASE: .word 0x90020000
  160. #define PSPR 0x08
  161. #define PPCR 0x14
  162. cpuspeed: .word CFG_CPUSPEED
  163. cpu_init_crit:
  164. /*
  165. * mask all IRQs
  166. */
  167. ldr r0, IC_BASE
  168. mov r1, #0x00
  169. str r1, [r0, #ICMR]
  170. /* set clock speed */
  171. ldr r0, PWR_BASE
  172. ldr r1, cpuspeed
  173. str r1, [r0, #PPCR]
  174. /*
  175. * before relocating, we have to setup RAM timing
  176. * because memory timing is board-dependend, you will
  177. * find a memsetup.S in your board directory.
  178. */
  179. mov ip, lr
  180. bl memsetup
  181. mov lr, ip
  182. /*
  183. * disable MMU stuff and enable I-cache
  184. */
  185. mrc p15,0,r0,c1,c0
  186. bic r0, r0, #0x00002000 @ clear bit 13 (X)
  187. bic r0, r0, #0x0000000f @ clear bits 3-0 (WCAM)
  188. orr r0, r0, #0x00001000 @ set bit 12 (I) Icache
  189. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  190. mcr p15,0,r0,c1,c0
  191. /*
  192. * flush v4 I/D caches
  193. */
  194. mov r0, #0
  195. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  196. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  197. mov pc, lr
  198. /*
  199. *************************************************************************
  200. *
  201. * Interrupt handling
  202. *
  203. *************************************************************************
  204. */
  205. @
  206. @ IRQ stack frame.
  207. @
  208. #define S_FRAME_SIZE 72
  209. #define S_OLD_R0 68
  210. #define S_PSR 64
  211. #define S_PC 60
  212. #define S_LR 56
  213. #define S_SP 52
  214. #define S_IP 48
  215. #define S_FP 44
  216. #define S_R10 40
  217. #define S_R9 36
  218. #define S_R8 32
  219. #define S_R7 28
  220. #define S_R6 24
  221. #define S_R5 20
  222. #define S_R4 16
  223. #define S_R3 12
  224. #define S_R2 8
  225. #define S_R1 4
  226. #define S_R0 0
  227. #define MODE_SVC 0x13
  228. #define I_BIT 0x80
  229. /*
  230. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  231. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  232. */
  233. .macro bad_save_user_regs
  234. sub sp, sp, #S_FRAME_SIZE
  235. stmia sp, {r0 - r12} @ Calling r0-r12
  236. add r8, sp, #S_PC
  237. ldr r2, _armboot_start
  238. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  239. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  240. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  241. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  242. add r5, sp, #S_SP
  243. mov r1, lr
  244. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  245. mov r0, sp
  246. .endm
  247. .macro irq_save_user_regs
  248. sub sp, sp, #S_FRAME_SIZE
  249. stmia sp, {r0 - r12} @ Calling r0-r12
  250. add r8, sp, #S_PC
  251. stmdb r8, {sp, lr}^ @ Calling SP, LR
  252. str lr, [r8, #0] @ Save calling PC
  253. mrs r6, spsr
  254. str r6, [r8, #4] @ Save CPSR
  255. str r0, [r8, #8] @ Save OLD_R0
  256. mov r0, sp
  257. .endm
  258. .macro irq_restore_user_regs
  259. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  260. mov r0, r0
  261. ldr lr, [sp, #S_PC] @ Get PC
  262. add sp, sp, #S_FRAME_SIZE
  263. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  264. .endm
  265. .macro get_bad_stack
  266. ldr r13, _armboot_start @ setup our mode stack
  267. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  268. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  269. str lr, [r13] @ save caller lr / spsr
  270. mrs lr, spsr
  271. str lr, [r13, #4]
  272. mov r13, #MODE_SVC @ prepare SVC-Mode
  273. msr spsr_c, r13
  274. mov lr, pc
  275. movs pc, lr
  276. .endm
  277. .macro get_irq_stack @ setup IRQ stack
  278. ldr sp, IRQ_STACK_START
  279. .endm
  280. .macro get_fiq_stack @ setup FIQ stack
  281. ldr sp, FIQ_STACK_START
  282. .endm
  283. /*
  284. * exception handlers
  285. */
  286. .align 5
  287. undefined_instruction:
  288. get_bad_stack
  289. bad_save_user_regs
  290. bl do_undefined_instruction
  291. .align 5
  292. software_interrupt:
  293. get_bad_stack
  294. bad_save_user_regs
  295. bl do_software_interrupt
  296. .align 5
  297. prefetch_abort:
  298. get_bad_stack
  299. bad_save_user_regs
  300. bl do_prefetch_abort
  301. .align 5
  302. data_abort:
  303. get_bad_stack
  304. bad_save_user_regs
  305. bl do_data_abort
  306. .align 5
  307. not_used:
  308. get_bad_stack
  309. bad_save_user_regs
  310. bl do_not_used
  311. #ifdef CONFIG_USE_IRQ
  312. .align 5
  313. irq:
  314. get_irq_stack
  315. irq_save_user_regs
  316. bl do_irq
  317. irq_restore_user_regs
  318. .align 5
  319. fiq:
  320. get_fiq_stack
  321. /* someone ought to write a more effiction fiq_save_user_regs */
  322. irq_save_user_regs
  323. bl do_fiq
  324. irq_restore_user_regs
  325. #else
  326. .align 5
  327. irq:
  328. get_bad_stack
  329. bad_save_user_regs
  330. bl do_irq
  331. .align 5
  332. fiq:
  333. get_bad_stack
  334. bad_save_user_regs
  335. bl do_fiq
  336. #endif
  337. .align 5
  338. .globl reset_cpu
  339. reset_cpu:
  340. ldr r0, RST_BASE
  341. mov r1, #0x0 @ set bit 3-0 ...
  342. str r1, [r0, #RCSR] @ ... to clear in RCSR
  343. mov r1, #0x1
  344. str r1, [r0, #RSRR] @ and perform reset
  345. b reset_cpu @ silly, but repeat endlessly