cpu.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * CPU specific code
  30. */
  31. #include <common.h>
  32. #include <command.h>
  33. int cpu_init (void)
  34. {
  35. /*
  36. * setup up stacks if necessary
  37. */
  38. #ifdef CONFIG_USE_IRQ
  39. DECLARE_GLOBAL_DATA_PTR;
  40. IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4;
  41. FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
  42. #endif
  43. return 0;
  44. }
  45. int cleanup_before_linux (void)
  46. {
  47. /*
  48. * this function is called just before we call linux
  49. * it prepares the processor for linux
  50. *
  51. * just disable everything that can disturb booting linux
  52. */
  53. unsigned long i;
  54. disable_interrupts ();
  55. /* turn off I-cache */
  56. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  57. i &= ~0x1000;
  58. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  59. /* flush I-cache */
  60. asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
  61. return (0);
  62. }
  63. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  64. {
  65. extern void reset_cpu (ulong addr);
  66. printf ("resetting ...\n");
  67. udelay (50000); /* wait 50 ms */
  68. disable_interrupts ();
  69. reset_cpu (0);
  70. /*NOTREACHED*/
  71. return (0);
  72. }
  73. /* taken from blob */
  74. void icache_enable (void)
  75. {
  76. register u32 i;
  77. /* read control register */
  78. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  79. /* set i-cache */
  80. i |= 0x1000;
  81. /* write back to control register */
  82. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  83. }
  84. void icache_disable (void)
  85. {
  86. register u32 i;
  87. /* read control register */
  88. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  89. /* clear i-cache */
  90. i &= ~0x1000;
  91. /* write back to control register */
  92. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  93. /* flush i-cache */
  94. asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
  95. }
  96. int icache_status (void)
  97. {
  98. register u32 i;
  99. /* read control register */
  100. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  101. /* return bit */
  102. return (i & 0x1000);
  103. }
  104. /* we will never enable dcache, because we have to setup MMU first */
  105. void dcache_enable (void)
  106. {
  107. return;
  108. }
  109. void dcache_disable (void)
  110. {
  111. return;
  112. }
  113. int dcache_status (void)
  114. {
  115. return 0; /* always off */
  116. }