sh_eth.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627
  1. /*
  2. * sh_eth.h - Driver for Renesas SuperH ethernet controller.
  3. *
  4. * Copyright (C) 2008 - 2012 Renesas Solutions Corp.
  5. * Copyright (c) 2008 - 2012 Nobuhiro Iwamatsu
  6. * Copyright (c) 2007 Carlos Munoz <carlos@kenati.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <netdev.h>
  11. #include <asm/types.h>
  12. #define SHETHER_NAME "sh_eth"
  13. #if defined(CONFIG_SH)
  14. /* Malloc returns addresses in the P1 area (cacheable). However we need to
  15. use area P2 (non-cacheable) */
  16. #define ADDR_TO_P2(addr) ((((int)(addr) & ~0xe0000000) | 0xa0000000))
  17. /* The ethernet controller needs to use physical addresses */
  18. #if defined(CONFIG_SH_32BIT)
  19. #define ADDR_TO_PHY(addr) ((((int)(addr) & ~0xe0000000) | 0x40000000))
  20. #else
  21. #define ADDR_TO_PHY(addr) ((int)(addr) & ~0xe0000000)
  22. #endif
  23. #elif defined(CONFIG_ARM)
  24. #ifndef inl
  25. #define inl readl
  26. #define outl writel
  27. #endif
  28. #define ADDR_TO_PHY(addr) ((int)(addr))
  29. #define ADDR_TO_P2(addr) (addr)
  30. #endif /* defined(CONFIG_SH) */
  31. /* base padding size is 16 */
  32. #ifndef CONFIG_SH_ETHER_ALIGNE_SIZE
  33. #define CONFIG_SH_ETHER_ALIGNE_SIZE 16
  34. #endif
  35. /* Number of supported ports */
  36. #define MAX_PORT_NUM 2
  37. /* Buffers must be big enough to hold the largest ethernet frame. Also, rx
  38. buffers must be a multiple of 32 bytes */
  39. #define MAX_BUF_SIZE (48 * 32)
  40. /* The number of tx descriptors must be large enough to point to 5 or more
  41. frames. If each frame uses 2 descriptors, at least 10 descriptors are needed.
  42. We use one descriptor per frame */
  43. #define NUM_TX_DESC 8
  44. /* The size of the tx descriptor is determined by how much padding is used.
  45. 4, 20, or 52 bytes of padding can be used */
  46. #define TX_DESC_PADDING (CONFIG_SH_ETHER_ALIGNE_SIZE - 12)
  47. /* Tx descriptor. We always use 3 bytes of padding */
  48. struct tx_desc_s {
  49. volatile u32 td0;
  50. u32 td1;
  51. u32 td2; /* Buffer start */
  52. u8 padding[TX_DESC_PADDING]; /* aligned cache line size */
  53. };
  54. /* There is no limitation in the number of rx descriptors */
  55. #define NUM_RX_DESC 8
  56. /* The size of the rx descriptor is determined by how much padding is used.
  57. 4, 20, or 52 bytes of padding can be used */
  58. #define RX_DESC_PADDING (CONFIG_SH_ETHER_ALIGNE_SIZE - 12)
  59. /* aligned cache line size */
  60. #define RX_BUF_ALIGNE_SIZE (CONFIG_SH_ETHER_ALIGNE_SIZE > 32 ? 64 : 32)
  61. /* Rx descriptor. We always use 4 bytes of padding */
  62. struct rx_desc_s {
  63. volatile u32 rd0;
  64. volatile u32 rd1;
  65. u32 rd2; /* Buffer start */
  66. u8 padding[TX_DESC_PADDING]; /* aligned cache line size */
  67. };
  68. struct sh_eth_info {
  69. struct tx_desc_s *tx_desc_alloc;
  70. struct tx_desc_s *tx_desc_base;
  71. struct tx_desc_s *tx_desc_cur;
  72. struct rx_desc_s *rx_desc_alloc;
  73. struct rx_desc_s *rx_desc_base;
  74. struct rx_desc_s *rx_desc_cur;
  75. u8 *rx_buf_alloc;
  76. u8 *rx_buf_base;
  77. u8 mac_addr[6];
  78. u8 phy_addr;
  79. struct eth_device *dev;
  80. struct phy_device *phydev;
  81. };
  82. struct sh_eth_dev {
  83. int port;
  84. struct sh_eth_info port_info[MAX_PORT_NUM];
  85. };
  86. /* from linux/drivers/net/ethernet/renesas/sh_eth.h */
  87. enum {
  88. /* E-DMAC registers */
  89. EDSR = 0,
  90. EDMR,
  91. EDTRR,
  92. EDRRR,
  93. EESR,
  94. EESIPR,
  95. TDLAR,
  96. TDFAR,
  97. TDFXR,
  98. TDFFR,
  99. RDLAR,
  100. RDFAR,
  101. RDFXR,
  102. RDFFR,
  103. TRSCER,
  104. RMFCR,
  105. TFTR,
  106. FDR,
  107. RMCR,
  108. EDOCR,
  109. TFUCR,
  110. RFOCR,
  111. FCFTR,
  112. RPADIR,
  113. TRIMD,
  114. RBWAR,
  115. TBRAR,
  116. /* Ether registers */
  117. ECMR,
  118. ECSR,
  119. ECSIPR,
  120. PIR,
  121. PSR,
  122. RDMLR,
  123. PIPR,
  124. RFLR,
  125. IPGR,
  126. APR,
  127. MPR,
  128. PFTCR,
  129. PFRCR,
  130. RFCR,
  131. RFCF,
  132. TPAUSER,
  133. TPAUSECR,
  134. BCFR,
  135. BCFRR,
  136. GECMR,
  137. BCULR,
  138. MAHR,
  139. MALR,
  140. TROCR,
  141. CDCR,
  142. LCCR,
  143. CNDCR,
  144. CEFCR,
  145. FRECR,
  146. TSFRCR,
  147. TLFRCR,
  148. CERCR,
  149. CEECR,
  150. RMIIMR, /* R8A7790 */
  151. MAFCR,
  152. RTRATE,
  153. CSMR,
  154. RMII_MII,
  155. /* This value must be written at last. */
  156. SH_ETH_MAX_REGISTER_OFFSET,
  157. };
  158. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  159. [EDSR] = 0x0000,
  160. [EDMR] = 0x0400,
  161. [EDTRR] = 0x0408,
  162. [EDRRR] = 0x0410,
  163. [EESR] = 0x0428,
  164. [EESIPR] = 0x0430,
  165. [TDLAR] = 0x0010,
  166. [TDFAR] = 0x0014,
  167. [TDFXR] = 0x0018,
  168. [TDFFR] = 0x001c,
  169. [RDLAR] = 0x0030,
  170. [RDFAR] = 0x0034,
  171. [RDFXR] = 0x0038,
  172. [RDFFR] = 0x003c,
  173. [TRSCER] = 0x0438,
  174. [RMFCR] = 0x0440,
  175. [TFTR] = 0x0448,
  176. [FDR] = 0x0450,
  177. [RMCR] = 0x0458,
  178. [RPADIR] = 0x0460,
  179. [FCFTR] = 0x0468,
  180. [CSMR] = 0x04E4,
  181. [ECMR] = 0x0500,
  182. [ECSR] = 0x0510,
  183. [ECSIPR] = 0x0518,
  184. [PIR] = 0x0520,
  185. [PSR] = 0x0528,
  186. [PIPR] = 0x052c,
  187. [RFLR] = 0x0508,
  188. [APR] = 0x0554,
  189. [MPR] = 0x0558,
  190. [PFTCR] = 0x055c,
  191. [PFRCR] = 0x0560,
  192. [TPAUSER] = 0x0564,
  193. [GECMR] = 0x05b0,
  194. [BCULR] = 0x05b4,
  195. [MAHR] = 0x05c0,
  196. [MALR] = 0x05c8,
  197. [TROCR] = 0x0700,
  198. [CDCR] = 0x0708,
  199. [LCCR] = 0x0710,
  200. [CEFCR] = 0x0740,
  201. [FRECR] = 0x0748,
  202. [TSFRCR] = 0x0750,
  203. [TLFRCR] = 0x0758,
  204. [RFCR] = 0x0760,
  205. [CERCR] = 0x0768,
  206. [CEECR] = 0x0770,
  207. [MAFCR] = 0x0778,
  208. [RMII_MII] = 0x0790,
  209. };
  210. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  211. [ECMR] = 0x0100,
  212. [RFLR] = 0x0108,
  213. [ECSR] = 0x0110,
  214. [ECSIPR] = 0x0118,
  215. [PIR] = 0x0120,
  216. [PSR] = 0x0128,
  217. [RDMLR] = 0x0140,
  218. [IPGR] = 0x0150,
  219. [APR] = 0x0154,
  220. [MPR] = 0x0158,
  221. [TPAUSER] = 0x0164,
  222. [RFCF] = 0x0160,
  223. [TPAUSECR] = 0x0168,
  224. [BCFRR] = 0x016c,
  225. [MAHR] = 0x01c0,
  226. [MALR] = 0x01c8,
  227. [TROCR] = 0x01d0,
  228. [CDCR] = 0x01d4,
  229. [LCCR] = 0x01d8,
  230. [CNDCR] = 0x01dc,
  231. [CEFCR] = 0x01e4,
  232. [FRECR] = 0x01e8,
  233. [TSFRCR] = 0x01ec,
  234. [TLFRCR] = 0x01f0,
  235. [RFCR] = 0x01f4,
  236. [MAFCR] = 0x01f8,
  237. [RTRATE] = 0x01fc,
  238. [EDMR] = 0x0000,
  239. [EDTRR] = 0x0008,
  240. [EDRRR] = 0x0010,
  241. [TDLAR] = 0x0018,
  242. [RDLAR] = 0x0020,
  243. [EESR] = 0x0028,
  244. [EESIPR] = 0x0030,
  245. [TRSCER] = 0x0038,
  246. [RMFCR] = 0x0040,
  247. [TFTR] = 0x0048,
  248. [FDR] = 0x0050,
  249. [RMCR] = 0x0058,
  250. [TFUCR] = 0x0064,
  251. [RFOCR] = 0x0068,
  252. [RMIIMR] = 0x006C,
  253. [FCFTR] = 0x0070,
  254. [RPADIR] = 0x0078,
  255. [TRIMD] = 0x007c,
  256. [RBWAR] = 0x00c8,
  257. [RDFAR] = 0x00cc,
  258. [TBRAR] = 0x00d4,
  259. [TDFAR] = 0x00d8,
  260. };
  261. /* Register Address */
  262. #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
  263. #define SH_ETH_TYPE_GETHER
  264. #define BASE_IO_ADDR 0xfee00000
  265. #elif defined(CONFIG_CPU_SH7757) || \
  266. defined(CONFIG_CPU_SH7752) || \
  267. defined(CONFIG_CPU_SH7753)
  268. #if defined(CONFIG_SH_ETHER_USE_GETHER)
  269. #define SH_ETH_TYPE_GETHER
  270. #define BASE_IO_ADDR 0xfee00000
  271. #else
  272. #define SH_ETH_TYPE_ETHER
  273. #define BASE_IO_ADDR 0xfef00000
  274. #endif
  275. #elif defined(CONFIG_CPU_SH7724)
  276. #define SH_ETH_TYPE_ETHER
  277. #define BASE_IO_ADDR 0xA4600000
  278. #elif defined(CONFIG_R8A7740)
  279. #define SH_ETH_TYPE_GETHER
  280. #define BASE_IO_ADDR 0xE9A00000
  281. #elif defined(CONFIG_R8A7790) || defined(CONFIG_R8A7791) || \
  282. defined(CONFIG_R8A7793) || defined(CONFIG_R8A7794)
  283. #define SH_ETH_TYPE_ETHER
  284. #define BASE_IO_ADDR 0xEE700200
  285. #elif defined(CONFIG_R7S72100)
  286. #define SH_ETH_TYPE_RZ
  287. #define BASE_IO_ADDR 0xE8203000
  288. #endif
  289. /*
  290. * Register's bits
  291. * Copy from Linux driver source code
  292. */
  293. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  294. /* EDSR */
  295. enum EDSR_BIT {
  296. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  297. };
  298. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  299. #endif
  300. /* EDMR */
  301. enum DMAC_M_BIT {
  302. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  303. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  304. EDMR_SRST = 0x03, /* Receive/Send reset */
  305. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  306. EDMR_EL = 0x40, /* Litte endian */
  307. #elif defined(SH_ETH_TYPE_ETHER)
  308. EDMR_SRST = 0x01,
  309. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  310. EDMR_EL = 0x40, /* Litte endian */
  311. #else
  312. EDMR_SRST = 0x01,
  313. #endif
  314. };
  315. #if CONFIG_SH_ETHER_ALIGNE_SIZE == 64
  316. # define EMDR_DESC EDMR_DL1
  317. #elif CONFIG_SH_ETHER_ALIGNE_SIZE == 32
  318. # define EMDR_DESC EDMR_DL0
  319. #elif CONFIG_SH_ETHER_ALIGNE_SIZE == 16 /* Default */
  320. # define EMDR_DESC 0
  321. #endif
  322. /* RFLR */
  323. #define RFLR_RFL_MIN 0x05EE /* Recv Frame length 1518 byte */
  324. /* EDTRR */
  325. enum DMAC_T_BIT {
  326. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  327. EDTRR_TRNS = 0x03,
  328. #else
  329. EDTRR_TRNS = 0x01,
  330. #endif
  331. };
  332. /* GECMR */
  333. enum GECMR_BIT {
  334. #if defined(CONFIG_CPU_SH7757) || \
  335. defined(CONFIG_CPU_SH7752) || \
  336. defined(CONFIG_CPU_SH7753)
  337. GECMR_1000B = 0x20, GECMR_100B = 0x01, GECMR_10B = 0x00,
  338. #else
  339. GECMR_1000B = 0x01, GECMR_100B = 0x04, GECMR_10B = 0x00,
  340. #endif
  341. };
  342. /* EDRRR*/
  343. enum EDRRR_R_BIT {
  344. EDRRR_R = 0x01,
  345. };
  346. /* TPAUSER */
  347. enum TPAUSER_BIT {
  348. TPAUSER_TPAUSE = 0x0000ffff,
  349. TPAUSER_UNLIMITED = 0,
  350. };
  351. /* BCFR */
  352. enum BCFR_BIT {
  353. BCFR_RPAUSE = 0x0000ffff,
  354. BCFR_UNLIMITED = 0,
  355. };
  356. /* PIR */
  357. enum PIR_BIT {
  358. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  359. };
  360. /* PSR */
  361. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  362. /* EESR */
  363. enum EESR_BIT {
  364. #if defined(SH_ETH_TYPE_ETHER)
  365. EESR_TWB = 0x40000000,
  366. #else
  367. EESR_TWB = 0xC0000000,
  368. EESR_TC1 = 0x20000000,
  369. EESR_TUC = 0x10000000,
  370. EESR_ROC = 0x80000000,
  371. #endif
  372. EESR_TABT = 0x04000000,
  373. EESR_RABT = 0x02000000, EESR_RFRMER = 0x01000000,
  374. #if defined(SH_ETH_TYPE_ETHER)
  375. EESR_ADE = 0x00800000,
  376. #endif
  377. EESR_ECI = 0x00400000,
  378. EESR_FTC = 0x00200000, EESR_TDE = 0x00100000,
  379. EESR_TFE = 0x00080000, EESR_FRC = 0x00040000,
  380. EESR_RDE = 0x00020000, EESR_RFE = 0x00010000,
  381. #if defined(SH_ETH_TYPE_ETHER)
  382. EESR_CND = 0x00000800,
  383. #endif
  384. EESR_DLC = 0x00000400,
  385. EESR_CD = 0x00000200, EESR_RTO = 0x00000100,
  386. EESR_RMAF = 0x00000080, EESR_CEEF = 0x00000040,
  387. EESR_CELF = 0x00000020, EESR_RRF = 0x00000010,
  388. EESR_RTLF = 0x00000008, EESR_RTSF = 0x00000004,
  389. EESR_PRE = 0x00000002, EESR_CERF = 0x00000001,
  390. };
  391. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  392. # define TX_CHECK (EESR_TC1 | EESR_FTC)
  393. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  394. | EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI)
  395. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE)
  396. #else
  397. # define TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO)
  398. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  399. | EESR_RFRMER | EESR_ADE | EESR_TFE | EESR_TDE | EESR_ECI)
  400. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE)
  401. #endif
  402. /* EESIPR */
  403. enum DMAC_IM_BIT {
  404. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  405. DMAC_M_RABT = 0x02000000,
  406. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  407. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  408. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  409. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  410. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  411. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  412. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  413. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  414. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  415. DMAC_M_RINT1 = 0x00000001,
  416. };
  417. /* Receive descriptor bit */
  418. enum RD_STS_BIT {
  419. RD_RACT = 0x80000000, RD_RDLE = 0x40000000,
  420. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  421. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  422. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  423. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  424. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  425. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  426. RD_RFS1 = 0x00000001,
  427. };
  428. #define RDF1ST RD_RFP1
  429. #define RDFEND RD_RFP0
  430. #define RD_RFP (RD_RFP1|RD_RFP0)
  431. /* RDFFR*/
  432. enum RDFFR_BIT {
  433. RDFFR_RDLF = 0x01,
  434. };
  435. /* FCFTR */
  436. enum FCFTR_BIT {
  437. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  438. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  439. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  440. };
  441. #define FIFO_F_D_RFF (FCFTR_RFF2|FCFTR_RFF1|FCFTR_RFF0)
  442. #define FIFO_F_D_RFD (FCFTR_RFD2|FCFTR_RFD1|FCFTR_RFD0)
  443. /* Transfer descriptor bit */
  444. enum TD_STS_BIT {
  445. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_ETHER) || \
  446. defined(SH_ETH_TYPE_RZ)
  447. TD_TACT = 0x80000000,
  448. #else
  449. TD_TACT = 0x7fffffff,
  450. #endif
  451. TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
  452. TD_TFP0 = 0x10000000,
  453. };
  454. #define TDF1ST TD_TFP1
  455. #define TDFEND TD_TFP0
  456. #define TD_TFP (TD_TFP1|TD_TFP0)
  457. /* RMCR */
  458. enum RECV_RST_BIT { RMCR_RST = 0x01, };
  459. /* ECMR */
  460. enum FELIC_MODE_BIT {
  461. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  462. ECMR_TRCCM = 0x04000000, ECMR_RCSC = 0x00800000,
  463. ECMR_DPAD = 0x00200000, ECMR_RZPF = 0x00100000,
  464. #endif
  465. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  466. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  467. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  468. ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004, ECMR_DM = 0x00000002,
  469. ECMR_PRM = 0x00000001,
  470. #ifdef CONFIG_CPU_SH7724
  471. ECMR_RTM = 0x00000010,
  472. #elif defined(CONFIG_R8A7790) || defined(CONFIG_R8A7791) || \
  473. defined(CONFIG_R8A7793) || defined(CONFIG_R8A7794)
  474. ECMR_RTM = 0x00000004,
  475. #endif
  476. };
  477. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  478. #define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_ZPF | ECMR_PFR | \
  479. ECMR_RXF | ECMR_TXF | ECMR_MCT)
  480. #elif defined(SH_ETH_TYPE_ETHER)
  481. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF)
  482. #else
  483. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF | ECMR_MCT)
  484. #endif
  485. /* ECSR */
  486. enum ECSR_STATUS_BIT {
  487. #if defined(SH_ETH_TYPE_ETHER)
  488. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  489. #endif
  490. ECSR_LCHNG = 0x04,
  491. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  492. };
  493. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  494. # define ECSR_INIT (ECSR_ICD | ECSIPR_MPDIP)
  495. #else
  496. # define ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | \
  497. ECSR_LCHNG | ECSR_ICD | ECSIPR_MPDIP)
  498. #endif
  499. /* ECSIPR */
  500. enum ECSIPR_STATUS_MASK_BIT {
  501. #if defined(SH_ETH_TYPE_ETHER)
  502. ECSIPR_BRCRXIP = 0x20,
  503. ECSIPR_PSRTOIP = 0x10,
  504. #elif defined(SH_ETY_TYPE_GETHER)
  505. ECSIPR_PSRTOIP = 0x10,
  506. ECSIPR_PHYIP = 0x08,
  507. #endif
  508. ECSIPR_LCHNGIP = 0x04,
  509. ECSIPR_MPDIP = 0x02,
  510. ECSIPR_ICDIP = 0x01,
  511. };
  512. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  513. # define ECSIPR_INIT (ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  514. #else
  515. # define ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | \
  516. ECSIPR_ICDIP | ECSIPR_MPDIP)
  517. #endif
  518. /* APR */
  519. enum APR_BIT {
  520. APR_AP = 0x00000004,
  521. };
  522. /* MPR */
  523. enum MPR_BIT {
  524. MPR_MP = 0x00000006,
  525. };
  526. /* TRSCER */
  527. enum DESC_I_BIT {
  528. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  529. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  530. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  531. DESC_I_RINT1 = 0x0001,
  532. };
  533. /* RPADIR */
  534. enum RPADIR_BIT {
  535. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  536. RPADIR_PADR = 0x0003f,
  537. };
  538. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  539. # define RPADIR_INIT (0x00)
  540. #else
  541. # define RPADIR_INIT (RPADIR_PADS1)
  542. #endif
  543. /* FDR */
  544. enum FIFO_SIZE_BIT {
  545. FIFO_SIZE_T = 0x00000700, FIFO_SIZE_R = 0x00000007,
  546. };
  547. static inline unsigned long sh_eth_reg_addr(struct sh_eth_dev *eth,
  548. int enum_index)
  549. {
  550. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  551. const u16 *reg_offset = sh_eth_offset_gigabit;
  552. #elif defined(SH_ETH_TYPE_ETHER)
  553. const u16 *reg_offset = sh_eth_offset_fast_sh4;
  554. #else
  555. #error
  556. #endif
  557. return BASE_IO_ADDR + reg_offset[enum_index] + 0x800 * eth->port;
  558. }
  559. static inline void sh_eth_write(struct sh_eth_dev *eth, unsigned long data,
  560. int enum_index)
  561. {
  562. outl(data, sh_eth_reg_addr(eth, enum_index));
  563. }
  564. static inline unsigned long sh_eth_read(struct sh_eth_dev *eth,
  565. int enum_index)
  566. {
  567. return inl(sh_eth_reg_addr(eth, enum_index));
  568. }