cm_fx6.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * Board functions for Compulab CM-FX6 board
  3. *
  4. * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
  5. *
  6. * Author: Nikita Kiryanov <nikita@compulab.co.il>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <fsl_esdhc.h>
  12. #include <miiphy.h>
  13. #include <netdev.h>
  14. #include <fdt_support.h>
  15. #include <asm/arch/crm_regs.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/arch/iomux.h>
  18. #include <asm/imx-common/mxc_i2c.h>
  19. #include <asm/io.h>
  20. #include <asm/gpio.h>
  21. #include "common.h"
  22. #include "../common/eeprom.h"
  23. DECLARE_GLOBAL_DATA_PTR;
  24. #ifdef CONFIG_SYS_I2C_MXC
  25. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  26. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  27. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  28. I2C_PADS(i2c0_pads,
  29. PAD_EIM_D21__I2C1_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  30. PAD_EIM_D21__GPIO3_IO21 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  31. IMX_GPIO_NR(3, 21),
  32. PAD_EIM_D28__I2C1_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  33. PAD_EIM_D28__GPIO3_IO28 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  34. IMX_GPIO_NR(3, 28));
  35. I2C_PADS(i2c1_pads,
  36. PAD_KEY_COL3__I2C2_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  37. PAD_KEY_COL3__GPIO4_IO12 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  38. IMX_GPIO_NR(4, 12),
  39. PAD_KEY_ROW3__I2C2_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  40. PAD_KEY_ROW3__GPIO4_IO13 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  41. IMX_GPIO_NR(4, 13));
  42. I2C_PADS(i2c2_pads,
  43. PAD_GPIO_3__I2C3_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  44. PAD_GPIO_3__GPIO1_IO03 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  45. IMX_GPIO_NR(1, 3),
  46. PAD_GPIO_6__I2C3_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  47. PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  48. IMX_GPIO_NR(1, 6));
  49. static void cm_fx6_setup_i2c(void)
  50. {
  51. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, I2C_PADS_INFO(i2c0_pads));
  52. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, I2C_PADS_INFO(i2c1_pads));
  53. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, I2C_PADS_INFO(i2c2_pads));
  54. }
  55. #else
  56. static void cm_fx6_setup_i2c(void) { }
  57. #endif
  58. #ifdef CONFIG_USB_EHCI_MX6
  59. #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
  60. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  61. PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
  62. static int cm_fx6_usb_hub_reset(void)
  63. {
  64. int err;
  65. err = gpio_request(CM_FX6_USB_HUB_RST, "usb hub rst");
  66. if (err) {
  67. printf("USB hub rst gpio request failed: %d\n", err);
  68. return -1;
  69. }
  70. SETUP_IOMUX_PAD(PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL));
  71. gpio_direction_output(CM_FX6_USB_HUB_RST, 0);
  72. udelay(10);
  73. gpio_direction_output(CM_FX6_USB_HUB_RST, 1);
  74. mdelay(1);
  75. return 0;
  76. }
  77. static int cm_fx6_init_usb_otg(void)
  78. {
  79. int ret;
  80. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  81. ret = gpio_request(SB_FX6_USB_OTG_PWR, "usb-pwr");
  82. if (ret) {
  83. printf("USB OTG pwr gpio request failed: %d\n", ret);
  84. return ret;
  85. }
  86. SETUP_IOMUX_PAD(PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL));
  87. SETUP_IOMUX_PAD(PAD_ENET_RX_ER__USB_OTG_ID |
  88. MUX_PAD_CTRL(WEAK_PULLDOWN));
  89. clrbits_le32(&iomux->gpr[1], IOMUXC_GPR1_OTG_ID_MASK);
  90. /* disable ext. charger detect, or it'll affect signal quality at dp. */
  91. return gpio_direction_output(SB_FX6_USB_OTG_PWR, 0);
  92. }
  93. #define MX6_USBNC_BASEADDR 0x2184800
  94. #define USBNC_USB_H1_PWR_POL (1 << 9)
  95. int board_ehci_hcd_init(int port)
  96. {
  97. u32 *usbnc_usb_uh1_ctrl = (u32 *)(MX6_USBNC_BASEADDR + 4);
  98. switch (port) {
  99. case 0:
  100. return cm_fx6_init_usb_otg();
  101. case 1:
  102. SETUP_IOMUX_PAD(PAD_GPIO_0__USB_H1_PWR |
  103. MUX_PAD_CTRL(NO_PAD_CTRL));
  104. /* Set PWR polarity to match power switch's enable polarity */
  105. setbits_le32(usbnc_usb_uh1_ctrl, USBNC_USB_H1_PWR_POL);
  106. return cm_fx6_usb_hub_reset();
  107. default:
  108. break;
  109. }
  110. return 0;
  111. }
  112. int board_ehci_power(int port, int on)
  113. {
  114. if (port == 0)
  115. return gpio_direction_output(SB_FX6_USB_OTG_PWR, on);
  116. return 0;
  117. }
  118. #endif
  119. #ifdef CONFIG_FEC_MXC
  120. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  121. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  122. static int mx6_rgmii_rework(struct phy_device *phydev)
  123. {
  124. unsigned short val;
  125. /* Ar8031 phy SmartEEE feature cause link status generates glitch,
  126. * which cause ethernet link down/up issue, so disable SmartEEE
  127. */
  128. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x3);
  129. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x805d);
  130. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4003);
  131. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  132. val &= ~(0x1 << 8);
  133. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  134. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  135. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  136. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  137. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  138. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  139. val &= 0xffe3;
  140. val |= 0x18;
  141. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  142. /* introduce tx clock delay */
  143. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  144. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  145. val |= 0x0100;
  146. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  147. return 0;
  148. }
  149. int board_phy_config(struct phy_device *phydev)
  150. {
  151. mx6_rgmii_rework(phydev);
  152. if (phydev->drv->config)
  153. return phydev->drv->config(phydev);
  154. return 0;
  155. }
  156. static iomux_v3_cfg_t const enet_pads[] = {
  157. IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  158. IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  159. IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  160. IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  161. IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  162. IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  163. IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  164. IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  165. IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  166. IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  167. IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  168. IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  169. IOMUX_PADS(PAD_GPIO_0__CCM_CLKO1 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  170. IOMUX_PADS(PAD_GPIO_3__CCM_CLKO2 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  171. IOMUX_PADS(PAD_SD4_DAT0__GPIO2_IO08 | MUX_PAD_CTRL(0x84)),
  172. IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
  173. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  174. IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
  175. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  176. IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
  177. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  178. };
  179. static int handle_mac_address(void)
  180. {
  181. unsigned char enetaddr[6];
  182. int rc;
  183. rc = eth_getenv_enetaddr("ethaddr", enetaddr);
  184. if (rc)
  185. return 0;
  186. rc = cl_eeprom_read_mac_addr(enetaddr);
  187. if (rc)
  188. return rc;
  189. if (!is_valid_ether_addr(enetaddr))
  190. return -1;
  191. return eth_setenv_enetaddr("ethaddr", enetaddr);
  192. }
  193. int board_eth_init(bd_t *bis)
  194. {
  195. int res = handle_mac_address();
  196. if (res)
  197. puts("No MAC address found\n");
  198. SETUP_IOMUX_PADS(enet_pads);
  199. /* phy reset */
  200. gpio_direction_output(CM_FX6_ENET_NRST, 0);
  201. udelay(500);
  202. gpio_set_value(CM_FX6_ENET_NRST, 1);
  203. enable_enet_clk(1);
  204. return cpu_eth_init(bis);
  205. }
  206. #endif
  207. #ifdef CONFIG_NAND_MXS
  208. static iomux_v3_cfg_t const nand_pads[] = {
  209. IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  210. IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  211. IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  212. IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  213. IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  214. IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  215. IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  216. IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  217. IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  218. IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  219. IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  220. IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  221. IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  222. IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  223. };
  224. static void cm_fx6_setup_gpmi_nand(void)
  225. {
  226. SETUP_IOMUX_PADS(nand_pads);
  227. /* Enable clock roots */
  228. enable_usdhc_clk(1, 3);
  229. enable_usdhc_clk(1, 4);
  230. setup_gpmi_io_clk(MXC_CCM_CS2CDR_ENFC_CLK_PODF(0xf) |
  231. MXC_CCM_CS2CDR_ENFC_CLK_PRED(1) |
  232. MXC_CCM_CS2CDR_ENFC_CLK_SEL(0));
  233. }
  234. #else
  235. static void cm_fx6_setup_gpmi_nand(void) {}
  236. #endif
  237. #ifdef CONFIG_FSL_ESDHC
  238. static struct fsl_esdhc_cfg usdhc_cfg[3] = {
  239. {USDHC1_BASE_ADDR},
  240. {USDHC2_BASE_ADDR},
  241. {USDHC3_BASE_ADDR},
  242. };
  243. static enum mxc_clock usdhc_clk[3] = {
  244. MXC_ESDHC_CLK,
  245. MXC_ESDHC2_CLK,
  246. MXC_ESDHC3_CLK,
  247. };
  248. int board_mmc_init(bd_t *bis)
  249. {
  250. int i;
  251. cm_fx6_set_usdhc_iomux();
  252. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  253. usdhc_cfg[i].sdhc_clk = mxc_get_clock(usdhc_clk[i]);
  254. usdhc_cfg[i].max_bus_width = 4;
  255. fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  256. enable_usdhc_clk(1, i);
  257. }
  258. return 0;
  259. }
  260. #endif
  261. #ifdef CONFIG_OF_BOARD_SETUP
  262. void ft_board_setup(void *blob, bd_t *bd)
  263. {
  264. uint8_t enetaddr[6];
  265. /* MAC addr */
  266. if (eth_getenv_enetaddr("ethaddr", enetaddr)) {
  267. fdt_find_and_setprop(blob, "/fec", "local-mac-address",
  268. enetaddr, 6, 1);
  269. }
  270. }
  271. #endif
  272. int board_init(void)
  273. {
  274. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  275. cm_fx6_setup_gpmi_nand();
  276. cm_fx6_setup_i2c();
  277. return 0;
  278. }
  279. int checkboard(void)
  280. {
  281. puts("Board: CM-FX6\n");
  282. return 0;
  283. }
  284. void dram_init_banksize(void)
  285. {
  286. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  287. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  288. switch (gd->ram_size) {
  289. case 0x10000000: /* DDR_16BIT_256MB */
  290. gd->bd->bi_dram[0].size = 0x10000000;
  291. gd->bd->bi_dram[1].size = 0;
  292. break;
  293. case 0x20000000: /* DDR_32BIT_512MB */
  294. gd->bd->bi_dram[0].size = 0x20000000;
  295. gd->bd->bi_dram[1].size = 0;
  296. break;
  297. case 0x40000000:
  298. if (is_cpu_type(MXC_CPU_MX6SOLO)) { /* DDR_32BIT_1GB */
  299. gd->bd->bi_dram[0].size = 0x20000000;
  300. gd->bd->bi_dram[1].size = 0x20000000;
  301. } else { /* DDR_64BIT_1GB */
  302. gd->bd->bi_dram[0].size = 0x40000000;
  303. gd->bd->bi_dram[1].size = 0;
  304. }
  305. break;
  306. case 0x80000000: /* DDR_64BIT_2GB */
  307. gd->bd->bi_dram[0].size = 0x40000000;
  308. gd->bd->bi_dram[1].size = 0x40000000;
  309. break;
  310. case 0xEFF00000: /* DDR_64BIT_4GB */
  311. gd->bd->bi_dram[0].size = 0x70000000;
  312. gd->bd->bi_dram[1].size = 0x7FF00000;
  313. break;
  314. }
  315. }
  316. int dram_init(void)
  317. {
  318. gd->ram_size = imx_ddr_size();
  319. switch (gd->ram_size) {
  320. case 0x10000000:
  321. case 0x20000000:
  322. case 0x40000000:
  323. case 0x80000000:
  324. break;
  325. case 0xF0000000:
  326. gd->ram_size -= 0x100000;
  327. break;
  328. default:
  329. printf("ERROR: Unsupported DRAM size 0x%lx\n", gd->ram_size);
  330. return -1;
  331. }
  332. return 0;
  333. }
  334. u32 get_board_rev(void)
  335. {
  336. return cl_eeprom_get_board_rev();
  337. }