cm_fx6.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * Board functions for Compulab CM-FX6 board
  3. *
  4. * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
  5. *
  6. * Author: Nikita Kiryanov <nikita@compulab.co.il>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <fsl_esdhc.h>
  12. #include <miiphy.h>
  13. #include <netdev.h>
  14. #include <fdt_support.h>
  15. #include <asm/arch/crm_regs.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/arch/iomux.h>
  18. #include <asm/imx-common/mxc_i2c.h>
  19. #include <asm/io.h>
  20. #include <asm/gpio.h>
  21. #include "common.h"
  22. DECLARE_GLOBAL_DATA_PTR;
  23. #ifdef CONFIG_SYS_I2C_MXC
  24. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  25. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  26. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  27. I2C_PADS(i2c0_pads,
  28. PAD_EIM_D21__I2C1_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  29. PAD_EIM_D21__GPIO3_IO21 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  30. IMX_GPIO_NR(3, 21),
  31. PAD_EIM_D28__I2C1_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  32. PAD_EIM_D28__GPIO3_IO28 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  33. IMX_GPIO_NR(3, 28));
  34. I2C_PADS(i2c1_pads,
  35. PAD_KEY_COL3__I2C2_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  36. PAD_KEY_COL3__GPIO4_IO12 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  37. IMX_GPIO_NR(4, 12),
  38. PAD_KEY_ROW3__I2C2_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  39. PAD_KEY_ROW3__GPIO4_IO13 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  40. IMX_GPIO_NR(4, 13));
  41. I2C_PADS(i2c2_pads,
  42. PAD_GPIO_3__I2C3_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  43. PAD_GPIO_3__GPIO1_IO03 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  44. IMX_GPIO_NR(1, 3),
  45. PAD_GPIO_6__I2C3_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  46. PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  47. IMX_GPIO_NR(1, 6));
  48. static void cm_fx6_setup_i2c(void)
  49. {
  50. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, I2C_PADS_INFO(i2c0_pads));
  51. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, I2C_PADS_INFO(i2c1_pads));
  52. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, I2C_PADS_INFO(i2c2_pads));
  53. }
  54. #else
  55. static void cm_fx6_setup_i2c(void) { }
  56. #endif
  57. #ifdef CONFIG_USB_EHCI_MX6
  58. #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
  59. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  60. PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
  61. static int cm_fx6_usb_hub_reset(void)
  62. {
  63. int err;
  64. err = gpio_request(CM_FX6_USB_HUB_RST, "usb hub rst");
  65. if (err) {
  66. printf("USB hub rst gpio request failed: %d\n", err);
  67. return -1;
  68. }
  69. SETUP_IOMUX_PAD(PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL));
  70. gpio_direction_output(CM_FX6_USB_HUB_RST, 0);
  71. udelay(10);
  72. gpio_direction_output(CM_FX6_USB_HUB_RST, 1);
  73. mdelay(1);
  74. return 0;
  75. }
  76. static int cm_fx6_init_usb_otg(void)
  77. {
  78. int ret;
  79. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  80. ret = gpio_request(SB_FX6_USB_OTG_PWR, "usb-pwr");
  81. if (ret) {
  82. printf("USB OTG pwr gpio request failed: %d\n", ret);
  83. return ret;
  84. }
  85. SETUP_IOMUX_PAD(PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL));
  86. SETUP_IOMUX_PAD(PAD_ENET_RX_ER__USB_OTG_ID |
  87. MUX_PAD_CTRL(WEAK_PULLDOWN));
  88. clrbits_le32(&iomux->gpr[1], IOMUXC_GPR1_OTG_ID_MASK);
  89. /* disable ext. charger detect, or it'll affect signal quality at dp. */
  90. return gpio_direction_output(SB_FX6_USB_OTG_PWR, 0);
  91. }
  92. #define MX6_USBNC_BASEADDR 0x2184800
  93. #define USBNC_USB_H1_PWR_POL (1 << 9)
  94. int board_ehci_hcd_init(int port)
  95. {
  96. u32 *usbnc_usb_uh1_ctrl = (u32 *)(MX6_USBNC_BASEADDR + 4);
  97. switch (port) {
  98. case 0:
  99. return cm_fx6_init_usb_otg();
  100. case 1:
  101. SETUP_IOMUX_PAD(PAD_GPIO_0__USB_H1_PWR |
  102. MUX_PAD_CTRL(NO_PAD_CTRL));
  103. /* Set PWR polarity to match power switch's enable polarity */
  104. setbits_le32(usbnc_usb_uh1_ctrl, USBNC_USB_H1_PWR_POL);
  105. return cm_fx6_usb_hub_reset();
  106. default:
  107. break;
  108. }
  109. return 0;
  110. }
  111. int board_ehci_power(int port, int on)
  112. {
  113. if (port == 0)
  114. return gpio_direction_output(SB_FX6_USB_OTG_PWR, on);
  115. return 0;
  116. }
  117. #endif
  118. #ifdef CONFIG_FEC_MXC
  119. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  120. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  121. static int mx6_rgmii_rework(struct phy_device *phydev)
  122. {
  123. unsigned short val;
  124. /* Ar8031 phy SmartEEE feature cause link status generates glitch,
  125. * which cause ethernet link down/up issue, so disable SmartEEE
  126. */
  127. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x3);
  128. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x805d);
  129. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4003);
  130. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  131. val &= ~(0x1 << 8);
  132. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  133. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  134. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  135. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  136. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  137. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  138. val &= 0xffe3;
  139. val |= 0x18;
  140. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  141. /* introduce tx clock delay */
  142. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  143. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  144. val |= 0x0100;
  145. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  146. return 0;
  147. }
  148. int board_phy_config(struct phy_device *phydev)
  149. {
  150. mx6_rgmii_rework(phydev);
  151. if (phydev->drv->config)
  152. return phydev->drv->config(phydev);
  153. return 0;
  154. }
  155. static iomux_v3_cfg_t const enet_pads[] = {
  156. IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  157. IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  158. IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  159. IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  160. IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  161. IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  162. IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  163. IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  164. IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  165. IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  166. IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  167. IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  168. IOMUX_PADS(PAD_GPIO_0__CCM_CLKO1 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  169. IOMUX_PADS(PAD_GPIO_3__CCM_CLKO2 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  170. IOMUX_PADS(PAD_SD4_DAT0__GPIO2_IO08 | MUX_PAD_CTRL(0x84)),
  171. IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
  172. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  173. IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
  174. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  175. IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
  176. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  177. };
  178. int board_eth_init(bd_t *bis)
  179. {
  180. SETUP_IOMUX_PADS(enet_pads);
  181. /* phy reset */
  182. gpio_direction_output(CM_FX6_ENET_NRST, 0);
  183. udelay(500);
  184. gpio_set_value(CM_FX6_ENET_NRST, 1);
  185. enable_enet_clk(1);
  186. return cpu_eth_init(bis);
  187. }
  188. #endif
  189. #ifdef CONFIG_NAND_MXS
  190. static iomux_v3_cfg_t const nand_pads[] = {
  191. IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  192. IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  193. IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  194. IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  195. IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  196. IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  197. IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  198. IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  199. IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  200. IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  201. IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  202. IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  203. IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  204. IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  205. };
  206. static void cm_fx6_setup_gpmi_nand(void)
  207. {
  208. SETUP_IOMUX_PADS(nand_pads);
  209. /* Enable clock roots */
  210. enable_usdhc_clk(1, 3);
  211. enable_usdhc_clk(1, 4);
  212. setup_gpmi_io_clk(MXC_CCM_CS2CDR_ENFC_CLK_PODF(0xf) |
  213. MXC_CCM_CS2CDR_ENFC_CLK_PRED(1) |
  214. MXC_CCM_CS2CDR_ENFC_CLK_SEL(0));
  215. }
  216. #else
  217. static void cm_fx6_setup_gpmi_nand(void) {}
  218. #endif
  219. #ifdef CONFIG_FSL_ESDHC
  220. static struct fsl_esdhc_cfg usdhc_cfg[3] = {
  221. {USDHC1_BASE_ADDR},
  222. {USDHC2_BASE_ADDR},
  223. {USDHC3_BASE_ADDR},
  224. };
  225. static enum mxc_clock usdhc_clk[3] = {
  226. MXC_ESDHC_CLK,
  227. MXC_ESDHC2_CLK,
  228. MXC_ESDHC3_CLK,
  229. };
  230. int board_mmc_init(bd_t *bis)
  231. {
  232. int i;
  233. cm_fx6_set_usdhc_iomux();
  234. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  235. usdhc_cfg[i].sdhc_clk = mxc_get_clock(usdhc_clk[i]);
  236. usdhc_cfg[i].max_bus_width = 4;
  237. fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  238. enable_usdhc_clk(1, i);
  239. }
  240. return 0;
  241. }
  242. #endif
  243. #ifdef CONFIG_OF_BOARD_SETUP
  244. void ft_board_setup(void *blob, bd_t *bd)
  245. {
  246. uint8_t enetaddr[6];
  247. /* MAC addr */
  248. if (eth_getenv_enetaddr("ethaddr", enetaddr)) {
  249. fdt_find_and_setprop(blob, "/fec", "local-mac-address",
  250. enetaddr, 6, 1);
  251. }
  252. }
  253. #endif
  254. int board_init(void)
  255. {
  256. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  257. cm_fx6_setup_gpmi_nand();
  258. cm_fx6_setup_i2c();
  259. return 0;
  260. }
  261. int checkboard(void)
  262. {
  263. puts("Board: CM-FX6\n");
  264. return 0;
  265. }
  266. void dram_init_banksize(void)
  267. {
  268. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  269. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  270. switch (gd->ram_size) {
  271. case 0x10000000: /* DDR_16BIT_256MB */
  272. gd->bd->bi_dram[0].size = 0x10000000;
  273. gd->bd->bi_dram[1].size = 0;
  274. break;
  275. case 0x20000000: /* DDR_32BIT_512MB */
  276. gd->bd->bi_dram[0].size = 0x20000000;
  277. gd->bd->bi_dram[1].size = 0;
  278. break;
  279. case 0x40000000:
  280. if (is_cpu_type(MXC_CPU_MX6SOLO)) { /* DDR_32BIT_1GB */
  281. gd->bd->bi_dram[0].size = 0x20000000;
  282. gd->bd->bi_dram[1].size = 0x20000000;
  283. } else { /* DDR_64BIT_1GB */
  284. gd->bd->bi_dram[0].size = 0x40000000;
  285. gd->bd->bi_dram[1].size = 0;
  286. }
  287. break;
  288. case 0x80000000: /* DDR_64BIT_2GB */
  289. gd->bd->bi_dram[0].size = 0x40000000;
  290. gd->bd->bi_dram[1].size = 0x40000000;
  291. break;
  292. case 0xEFF00000: /* DDR_64BIT_4GB */
  293. gd->bd->bi_dram[0].size = 0x70000000;
  294. gd->bd->bi_dram[1].size = 0x7FF00000;
  295. break;
  296. }
  297. }
  298. int dram_init(void)
  299. {
  300. gd->ram_size = imx_ddr_size();
  301. switch (gd->ram_size) {
  302. case 0x10000000:
  303. case 0x20000000:
  304. case 0x40000000:
  305. case 0x80000000:
  306. break;
  307. case 0xF0000000:
  308. gd->ram_size -= 0x100000;
  309. break;
  310. default:
  311. printf("ERROR: Unsupported DRAM size 0x%lx\n", gd->ram_size);
  312. return -1;
  313. }
  314. return 0;
  315. }