clocks-common.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. /*
  2. *
  3. * Clock initialization for OMAP4
  4. *
  5. * (C) Copyright 2010
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Aneesh V <aneesh@ti.com>
  9. *
  10. * Based on previous work by:
  11. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  12. * Rajendra Nayak <rnayak@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/omap_common.h>
  34. #include <asm/gpio.h>
  35. #include <asm/arch/clocks.h>
  36. #include <asm/arch/sys_proto.h>
  37. #include <asm/utils.h>
  38. #include <asm/omap_gpio.h>
  39. #ifndef CONFIG_SPL_BUILD
  40. /*
  41. * printing to console doesn't work unless
  42. * this code is executed from SPL
  43. */
  44. #define printf(fmt, args...)
  45. #define puts(s)
  46. #endif
  47. static inline u32 __get_sys_clk_index(void)
  48. {
  49. u32 ind;
  50. /*
  51. * For ES1 the ROM code calibration of sys clock is not reliable
  52. * due to hw issue. So, use hard-coded value. If this value is not
  53. * correct for any board over-ride this function in board file
  54. * From ES2.0 onwards you will get this information from
  55. * CM_SYS_CLKSEL
  56. */
  57. if (omap_revision() == OMAP4430_ES1_0)
  58. ind = OMAP_SYS_CLK_IND_38_4_MHZ;
  59. else {
  60. /* SYS_CLKSEL - 1 to match the dpll param array indices */
  61. ind = (readl(&prcm->cm_sys_clksel) &
  62. CM_SYS_CLKSEL_SYS_CLKSEL_MASK) - 1;
  63. }
  64. return ind;
  65. }
  66. u32 get_sys_clk_index(void)
  67. __attribute__ ((weak, alias("__get_sys_clk_index")));
  68. u32 get_sys_clk_freq(void)
  69. {
  70. u8 index = get_sys_clk_index();
  71. return sys_clk_array[index];
  72. }
  73. static inline void do_bypass_dpll(u32 *const base)
  74. {
  75. struct dpll_regs *dpll_regs = (struct dpll_regs *)base;
  76. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  77. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  78. DPLL_EN_FAST_RELOCK_BYPASS <<
  79. CM_CLKMODE_DPLL_EN_SHIFT);
  80. }
  81. static inline void wait_for_bypass(u32 *const base)
  82. {
  83. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  84. if (!wait_on_value(ST_DPLL_CLK_MASK, 0, &dpll_regs->cm_idlest_dpll,
  85. LDELAY)) {
  86. printf("Bypassing DPLL failed %p\n", base);
  87. }
  88. }
  89. static inline void do_lock_dpll(u32 *const base)
  90. {
  91. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  92. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  93. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  94. DPLL_EN_LOCK << CM_CLKMODE_DPLL_EN_SHIFT);
  95. }
  96. static inline void wait_for_lock(u32 *const base)
  97. {
  98. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  99. if (!wait_on_value(ST_DPLL_CLK_MASK, ST_DPLL_CLK_MASK,
  100. &dpll_regs->cm_idlest_dpll, LDELAY)) {
  101. printf("DPLL locking failed for %p\n", base);
  102. hang();
  103. }
  104. }
  105. inline u32 check_for_lock(u32 *const base)
  106. {
  107. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  108. u32 lock = readl(&dpll_regs->cm_idlest_dpll) & ST_DPLL_CLK_MASK;
  109. return lock;
  110. }
  111. static void do_setup_dpll(u32 *const base, const struct dpll_params *params,
  112. u8 lock, char *dpll)
  113. {
  114. u32 temp, M, N;
  115. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  116. temp = readl(&dpll_regs->cm_clksel_dpll);
  117. if (check_for_lock(base)) {
  118. /*
  119. * The Dpll has already been locked by rom code using CH.
  120. * Check if M,N are matching with Ideal nominal opp values.
  121. * If matches, skip the rest otherwise relock.
  122. */
  123. M = (temp & CM_CLKSEL_DPLL_M_MASK) >> CM_CLKSEL_DPLL_M_SHIFT;
  124. N = (temp & CM_CLKSEL_DPLL_N_MASK) >> CM_CLKSEL_DPLL_N_SHIFT;
  125. if ((M != (params->m)) || (N != (params->n))) {
  126. debug("\n %s Dpll locked, but not for ideal M = %d,"
  127. "N = %d values, current values are M = %d,"
  128. "N= %d" , dpll, params->m, params->n,
  129. M, N);
  130. } else {
  131. /* Dpll locked with ideal values for nominal opps. */
  132. debug("\n %s Dpll already locked with ideal"
  133. "nominal opp values", dpll);
  134. goto setup_post_dividers;
  135. }
  136. }
  137. bypass_dpll(base);
  138. /* Set M & N */
  139. temp &= ~CM_CLKSEL_DPLL_M_MASK;
  140. temp |= (params->m << CM_CLKSEL_DPLL_M_SHIFT) & CM_CLKSEL_DPLL_M_MASK;
  141. temp &= ~CM_CLKSEL_DPLL_N_MASK;
  142. temp |= (params->n << CM_CLKSEL_DPLL_N_SHIFT) & CM_CLKSEL_DPLL_N_MASK;
  143. writel(temp, &dpll_regs->cm_clksel_dpll);
  144. /* Lock */
  145. if (lock)
  146. do_lock_dpll(base);
  147. setup_post_dividers:
  148. setup_post_dividers(base, params);
  149. /* Wait till the DPLL locks */
  150. if (lock)
  151. wait_for_lock(base);
  152. }
  153. u32 omap_ddr_clk(void)
  154. {
  155. u32 ddr_clk, sys_clk_khz, omap_rev, divider;
  156. const struct dpll_params *core_dpll_params;
  157. omap_rev = omap_revision();
  158. sys_clk_khz = get_sys_clk_freq() / 1000;
  159. core_dpll_params = get_core_dpll_params();
  160. debug("sys_clk %d\n ", sys_clk_khz * 1000);
  161. /* Find Core DPLL locked frequency first */
  162. ddr_clk = sys_clk_khz * 2 * core_dpll_params->m /
  163. (core_dpll_params->n + 1);
  164. if (omap_rev < OMAP5430_ES1_0) {
  165. /*
  166. * DDR frequency is PHY_ROOT_CLK/2
  167. * PHY_ROOT_CLK = Fdpll/2/M2
  168. */
  169. divider = 4;
  170. } else {
  171. /*
  172. * DDR frequency is PHY_ROOT_CLK
  173. * PHY_ROOT_CLK = Fdpll/2/M2
  174. */
  175. divider = 2;
  176. }
  177. ddr_clk = ddr_clk / divider / core_dpll_params->m2;
  178. ddr_clk *= 1000; /* convert to Hz */
  179. debug("ddr_clk %d\n ", ddr_clk);
  180. return ddr_clk;
  181. }
  182. /*
  183. * Lock MPU dpll
  184. *
  185. * Resulting MPU frequencies:
  186. * 4430 ES1.0 : 600 MHz
  187. * 4430 ES2.x : 792 MHz (OPP Turbo)
  188. * 4460 : 920 MHz (OPP Turbo) - DCC disabled
  189. */
  190. void configure_mpu_dpll(void)
  191. {
  192. const struct dpll_params *params;
  193. struct dpll_regs *mpu_dpll_regs;
  194. u32 omap_rev;
  195. omap_rev = omap_revision();
  196. /*
  197. * DCC and clock divider settings for 4460.
  198. * DCC is required, if more than a certain frequency is required.
  199. * For, 4460 > 1GHZ.
  200. * 5430 > 1.4GHZ.
  201. */
  202. if ((omap_rev >= OMAP4460_ES1_0) && (omap_rev < OMAP5430_ES1_0)) {
  203. mpu_dpll_regs =
  204. (struct dpll_regs *)&prcm->cm_clkmode_dpll_mpu;
  205. bypass_dpll(&prcm->cm_clkmode_dpll_mpu);
  206. clrbits_le32(&prcm->cm_mpu_mpu_clkctrl,
  207. MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK);
  208. setbits_le32(&prcm->cm_mpu_mpu_clkctrl,
  209. MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK);
  210. clrbits_le32(&mpu_dpll_regs->cm_clksel_dpll,
  211. CM_CLKSEL_DCC_EN_MASK);
  212. }
  213. setbits_le32(&prcm->cm_mpu_mpu_clkctrl,
  214. MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK);
  215. setbits_le32(&prcm->cm_mpu_mpu_clkctrl,
  216. MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK);
  217. params = get_mpu_dpll_params();
  218. do_setup_dpll(&prcm->cm_clkmode_dpll_mpu, params, DPLL_LOCK, "mpu");
  219. debug("MPU DPLL locked\n");
  220. }
  221. #ifdef CONFIG_USB_EHCI_OMAP
  222. static void setup_usb_dpll(void)
  223. {
  224. const struct dpll_params *params;
  225. u32 sys_clk_khz, sd_div, num, den;
  226. sys_clk_khz = get_sys_clk_freq() / 1000;
  227. /*
  228. * USB:
  229. * USB dpll is J-type. Need to set DPLL_SD_DIV for jitter correction
  230. * DPLL_SD_DIV = CEILING ([DPLL_MULT/(DPLL_DIV+1)]* CLKINP / 250)
  231. * - where CLKINP is sys_clk in MHz
  232. * Use CLKINP in KHz and adjust the denominator accordingly so
  233. * that we have enough accuracy and at the same time no overflow
  234. */
  235. params = get_usb_dpll_params();
  236. num = params->m * sys_clk_khz;
  237. den = (params->n + 1) * 250 * 1000;
  238. num += den - 1;
  239. sd_div = num / den;
  240. clrsetbits_le32(&prcm->cm_clksel_dpll_usb,
  241. CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK,
  242. sd_div << CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT);
  243. /* Now setup the dpll with the regular function */
  244. do_setup_dpll(&prcm->cm_clkmode_dpll_usb, params, DPLL_LOCK, "usb");
  245. }
  246. #endif
  247. static void setup_dplls(void)
  248. {
  249. u32 temp;
  250. const struct dpll_params *params;
  251. debug("setup_dplls\n");
  252. /* CORE dpll */
  253. params = get_core_dpll_params(); /* default - safest */
  254. /*
  255. * Do not lock the core DPLL now. Just set it up.
  256. * Core DPLL will be locked after setting up EMIF
  257. * using the FREQ_UPDATE method(freq_update_core())
  258. */
  259. do_setup_dpll(&prcm->cm_clkmode_dpll_core, params, DPLL_NO_LOCK,
  260. "core");
  261. /* Set the ratios for CORE_CLK, L3_CLK, L4_CLK */
  262. temp = (CLKSEL_CORE_X2_DIV_1 << CLKSEL_CORE_SHIFT) |
  263. (CLKSEL_L3_CORE_DIV_2 << CLKSEL_L3_SHIFT) |
  264. (CLKSEL_L4_L3_DIV_2 << CLKSEL_L4_SHIFT);
  265. writel(temp, &prcm->cm_clksel_core);
  266. debug("Core DPLL configured\n");
  267. /* lock PER dpll */
  268. params = get_per_dpll_params();
  269. do_setup_dpll(&prcm->cm_clkmode_dpll_per,
  270. params, DPLL_LOCK, "per");
  271. debug("PER DPLL locked\n");
  272. /* MPU dpll */
  273. configure_mpu_dpll();
  274. #ifdef CONFIG_USB_EHCI_OMAP
  275. setup_usb_dpll();
  276. #endif
  277. }
  278. #ifdef CONFIG_SYS_CLOCKS_ENABLE_ALL
  279. static void setup_non_essential_dplls(void)
  280. {
  281. u32 abe_ref_clk;
  282. const struct dpll_params *params;
  283. /* IVA */
  284. clrsetbits_le32(&prcm->cm_bypclk_dpll_iva,
  285. CM_BYPCLK_DPLL_IVA_CLKSEL_MASK, DPLL_IVA_CLKSEL_CORE_X2_DIV_2);
  286. params = get_iva_dpll_params();
  287. do_setup_dpll(&prcm->cm_clkmode_dpll_iva, params, DPLL_LOCK, "iva");
  288. /* Configure ABE dpll */
  289. params = get_abe_dpll_params();
  290. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  291. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK;
  292. #else
  293. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK;
  294. /*
  295. * We need to enable some additional options to achieve
  296. * 196.608MHz from 32768 Hz
  297. */
  298. setbits_le32(&prcm->cm_clkmode_dpll_abe,
  299. CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK|
  300. CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK|
  301. CM_CLKMODE_DPLL_LPMODE_EN_MASK|
  302. CM_CLKMODE_DPLL_REGM4XEN_MASK);
  303. /* Spend 4 REFCLK cycles at each stage */
  304. clrsetbits_le32(&prcm->cm_clkmode_dpll_abe,
  305. CM_CLKMODE_DPLL_RAMP_RATE_MASK,
  306. 1 << CM_CLKMODE_DPLL_RAMP_RATE_SHIFT);
  307. #endif
  308. /* Select the right reference clk */
  309. clrsetbits_le32(&prcm->cm_abe_pll_ref_clksel,
  310. CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK,
  311. abe_ref_clk << CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT);
  312. /* Lock the dpll */
  313. do_setup_dpll(&prcm->cm_clkmode_dpll_abe, params, DPLL_LOCK, "abe");
  314. }
  315. #endif
  316. void do_scale_tps62361(int gpio, u32 reg, u32 volt_mv)
  317. {
  318. u32 step;
  319. int ret = 0;
  320. /* See if we can first get the GPIO if needed */
  321. if (gpio >= 0)
  322. ret = gpio_request(gpio, "TPS62361_VSEL0_GPIO");
  323. if (ret < 0) {
  324. printf("%s: gpio %d request failed %d\n", __func__, gpio, ret);
  325. gpio = -1;
  326. }
  327. /* Pull the GPIO low to select SET0 register, while we program SET1 */
  328. if (gpio >= 0)
  329. gpio_direction_output(gpio, 0);
  330. step = volt_mv - TPS62361_BASE_VOLT_MV;
  331. step /= 10;
  332. debug("do_scale_tps62361: volt - %d step - 0x%x\n", volt_mv, step);
  333. if (omap_vc_bypass_send_value(TPS62361_I2C_SLAVE_ADDR, reg, step))
  334. puts("Scaling voltage failed for vdd_mpu from TPS\n");
  335. /* Pull the GPIO high to select SET1 register */
  336. if (gpio >= 0)
  337. gpio_direction_output(gpio, 1);
  338. }
  339. void do_scale_vcore(u32 vcore_reg, u32 volt_mv)
  340. {
  341. u32 offset_code;
  342. u32 step = 12660; /* 12.66 mV represented in uV */
  343. u32 offset = volt_mv;
  344. /* convert to uV for better accuracy in the calculations */
  345. offset *= 1000;
  346. if (omap_revision() == OMAP4430_ES1_0)
  347. offset -= PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV;
  348. else
  349. offset -= PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV;
  350. offset_code = (offset + step - 1) / step;
  351. /* The code starts at 1 not 0 */
  352. offset_code++;
  353. debug("do_scale_vcore: volt - %d offset_code - 0x%x\n", volt_mv,
  354. offset_code);
  355. if (omap_vc_bypass_send_value(SMPS_I2C_SLAVE_ADDR,
  356. vcore_reg, offset_code))
  357. printf("Scaling voltage failed for 0x%x\n", vcore_reg);
  358. }
  359. static inline void enable_clock_domain(u32 *const clkctrl_reg, u32 enable_mode)
  360. {
  361. clrsetbits_le32(clkctrl_reg, CD_CLKCTRL_CLKTRCTRL_MASK,
  362. enable_mode << CD_CLKCTRL_CLKTRCTRL_SHIFT);
  363. debug("Enable clock domain - %p\n", clkctrl_reg);
  364. }
  365. static inline void wait_for_clk_enable(u32 *clkctrl_addr)
  366. {
  367. u32 clkctrl, idlest = MODULE_CLKCTRL_IDLEST_DISABLED;
  368. u32 bound = LDELAY;
  369. while ((idlest == MODULE_CLKCTRL_IDLEST_DISABLED) ||
  370. (idlest == MODULE_CLKCTRL_IDLEST_TRANSITIONING)) {
  371. clkctrl = readl(clkctrl_addr);
  372. idlest = (clkctrl & MODULE_CLKCTRL_IDLEST_MASK) >>
  373. MODULE_CLKCTRL_IDLEST_SHIFT;
  374. if (--bound == 0) {
  375. printf("Clock enable failed for 0x%p idlest 0x%x\n",
  376. clkctrl_addr, clkctrl);
  377. return;
  378. }
  379. }
  380. }
  381. static inline void enable_clock_module(u32 *const clkctrl_addr, u32 enable_mode,
  382. u32 wait_for_enable)
  383. {
  384. clrsetbits_le32(clkctrl_addr, MODULE_CLKCTRL_MODULEMODE_MASK,
  385. enable_mode << MODULE_CLKCTRL_MODULEMODE_SHIFT);
  386. debug("Enable clock module - %p\n", clkctrl_addr);
  387. if (wait_for_enable)
  388. wait_for_clk_enable(clkctrl_addr);
  389. }
  390. void freq_update_core(void)
  391. {
  392. u32 freq_config1 = 0;
  393. const struct dpll_params *core_dpll_params;
  394. u32 omap_rev = omap_revision();
  395. core_dpll_params = get_core_dpll_params();
  396. /* Put EMIF clock domain in sw wakeup mode */
  397. enable_clock_domain(&prcm->cm_memif_clkstctrl,
  398. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  399. wait_for_clk_enable(&prcm->cm_memif_emif_1_clkctrl);
  400. wait_for_clk_enable(&prcm->cm_memif_emif_2_clkctrl);
  401. freq_config1 = SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK |
  402. SHADOW_FREQ_CONFIG1_DLL_RESET_MASK;
  403. freq_config1 |= (DPLL_EN_LOCK << SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT) &
  404. SHADOW_FREQ_CONFIG1_DPLL_EN_MASK;
  405. freq_config1 |= (core_dpll_params->m2 <<
  406. SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT) &
  407. SHADOW_FREQ_CONFIG1_M2_DIV_MASK;
  408. writel(freq_config1, &prcm->cm_shadow_freq_config1);
  409. if (!wait_on_value(SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK, 0,
  410. &prcm->cm_shadow_freq_config1, LDELAY)) {
  411. puts("FREQ UPDATE procedure failed!!");
  412. hang();
  413. }
  414. /*
  415. * Putting EMIF in HW_AUTO is seen to be causing issues with
  416. * EMIF clocks and the master DLL. Put EMIF in SW_WKUP
  417. * in OMAP5430 ES1.0 silicon
  418. */
  419. if (omap_rev != OMAP5430_ES1_0) {
  420. /* Put EMIF clock domain back in hw auto mode */
  421. enable_clock_domain(&prcm->cm_memif_clkstctrl,
  422. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  423. wait_for_clk_enable(&prcm->cm_memif_emif_1_clkctrl);
  424. wait_for_clk_enable(&prcm->cm_memif_emif_2_clkctrl);
  425. }
  426. }
  427. void bypass_dpll(u32 *const base)
  428. {
  429. do_bypass_dpll(base);
  430. wait_for_bypass(base);
  431. }
  432. void lock_dpll(u32 *const base)
  433. {
  434. do_lock_dpll(base);
  435. wait_for_lock(base);
  436. }
  437. void setup_clocks_for_console(void)
  438. {
  439. /* Do not add any spl_debug prints in this function */
  440. clrsetbits_le32(&prcm->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
  441. CD_CLKCTRL_CLKTRCTRL_SW_WKUP <<
  442. CD_CLKCTRL_CLKTRCTRL_SHIFT);
  443. /* Enable all UARTs - console will be on one of them */
  444. clrsetbits_le32(&prcm->cm_l4per_uart1_clkctrl,
  445. MODULE_CLKCTRL_MODULEMODE_MASK,
  446. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  447. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  448. clrsetbits_le32(&prcm->cm_l4per_uart2_clkctrl,
  449. MODULE_CLKCTRL_MODULEMODE_MASK,
  450. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  451. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  452. clrsetbits_le32(&prcm->cm_l4per_uart3_clkctrl,
  453. MODULE_CLKCTRL_MODULEMODE_MASK,
  454. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  455. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  456. clrsetbits_le32(&prcm->cm_l4per_uart3_clkctrl,
  457. MODULE_CLKCTRL_MODULEMODE_MASK,
  458. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  459. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  460. clrsetbits_le32(&prcm->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
  461. CD_CLKCTRL_CLKTRCTRL_HW_AUTO <<
  462. CD_CLKCTRL_CLKTRCTRL_SHIFT);
  463. }
  464. void do_enable_clocks(u32 *const *clk_domains,
  465. u32 *const *clk_modules_hw_auto,
  466. u32 *const *clk_modules_explicit_en,
  467. u8 wait_for_enable)
  468. {
  469. u32 i, max = 100;
  470. /* Put the clock domains in SW_WKUP mode */
  471. for (i = 0; (i < max) && clk_domains[i]; i++) {
  472. enable_clock_domain(clk_domains[i],
  473. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  474. }
  475. /* Clock modules that need to be put in HW_AUTO */
  476. for (i = 0; (i < max) && clk_modules_hw_auto[i]; i++) {
  477. enable_clock_module(clk_modules_hw_auto[i],
  478. MODULE_CLKCTRL_MODULEMODE_HW_AUTO,
  479. wait_for_enable);
  480. };
  481. /* Clock modules that need to be put in SW_EXPLICIT_EN mode */
  482. for (i = 0; (i < max) && clk_modules_explicit_en[i]; i++) {
  483. enable_clock_module(clk_modules_explicit_en[i],
  484. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN,
  485. wait_for_enable);
  486. };
  487. /* Put the clock domains in HW_AUTO mode now */
  488. for (i = 0; (i < max) && clk_domains[i]; i++) {
  489. enable_clock_domain(clk_domains[i],
  490. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  491. }
  492. }
  493. void prcm_init(void)
  494. {
  495. switch (omap_hw_init_context()) {
  496. case OMAP_INIT_CONTEXT_SPL:
  497. case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
  498. case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
  499. enable_basic_clocks();
  500. scale_vcores();
  501. setup_dplls();
  502. #ifdef CONFIG_SYS_CLOCKS_ENABLE_ALL
  503. setup_non_essential_dplls();
  504. enable_non_essential_clocks();
  505. #endif
  506. break;
  507. default:
  508. break;
  509. }
  510. if (OMAP_INIT_CONTEXT_SPL != omap_hw_init_context())
  511. enable_basic_uboot_clocks();
  512. }