ls1043a_common.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * Copyright (C) 2015 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __LS1043A_COMMON_H
  7. #define __LS1043A_COMMON_H
  8. #define CONFIG_REMAKE_ELF
  9. #define CONFIG_FSL_LAYERSCAPE
  10. #define CONFIG_FSL_LSCH2
  11. #define CONFIG_LS1043A
  12. #define CONFIG_SYS_FSL_CLK
  13. #define CONFIG_GICV2
  14. #include <asm/arch/config.h>
  15. #ifdef CONFIG_SYS_FSL_SRDS_1
  16. #define CONFIG_SYS_HAS_SERDES
  17. #endif
  18. /* Link Definitions */
  19. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
  20. #define CONFIG_SUPPORT_RAW_INITRD
  21. #define CONFIG_SKIP_LOWLEVEL_INIT
  22. #define CONFIG_BOARD_EARLY_INIT_F 1
  23. /* Flat Device Tree Definitions */
  24. #define CONFIG_OF_LIBFDT
  25. #define CONFIG_OF_BOARD_SETUP
  26. /* new uImage format support */
  27. #define CONFIG_FIT
  28. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  29. #ifndef CONFIG_SYS_FSL_DDR4
  30. #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
  31. #endif
  32. #define CONFIG_VERY_BIG_RAM
  33. #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
  34. #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
  35. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  36. /* Generic Timer Definitions */
  37. #define COUNTER_FREQUENCY 25000000 /* 25MHz */
  38. /* Size of malloc() pool */
  39. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
  40. /* Serial Port */
  41. #define CONFIG_CONS_INDEX 1
  42. #define CONFIG_SYS_NS16550
  43. #define CONFIG_SYS_NS16550_SERIAL
  44. #define CONFIG_SYS_NS16550_REG_SIZE 1
  45. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
  46. #define CONFIG_BAUDRATE 115200
  47. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  48. /* IFC */
  49. #define CONFIG_FSL_IFC
  50. /*
  51. * CONFIG_SYS_FLASH_BASE has the final address (core view)
  52. * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
  53. * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
  54. * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
  55. */
  56. #define CONFIG_SYS_FLASH_BASE 0x60000000
  57. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  58. #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
  59. #ifndef CONFIG_SYS_NO_FLASH
  60. #define CONFIG_FLASH_CFI_DRIVER
  61. #define CONFIG_SYS_FLASH_CFI
  62. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  63. #define CONFIG_SYS_FLASH_QUIET_TEST
  64. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  65. #endif
  66. /* I2C */
  67. #define CONFIG_CMD_I2C
  68. #define CONFIG_SYS_I2C
  69. #define CONFIG_SYS_I2C_MXC
  70. #define CONFIG_SYS_I2C_MXC_I2C1
  71. #define CONFIG_SYS_I2C_MXC_I2C2
  72. #define CONFIG_SYS_I2C_MXC_I2C3
  73. #define CONFIG_SYS_I2C_MXC_I2C4
  74. /* PCIe */
  75. #define CONFIG_PCI /* Enable PCI/PCIE */
  76. #define CONFIG_PCIE1 /* PCIE controller 1 */
  77. #define CONFIG_PCIE2 /* PCIE controller 2 */
  78. #define CONFIG_PCIE3 /* PCIE controller 3 */
  79. #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
  80. #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie"
  81. #define CONFIG_SYS_PCI_64BIT
  82. #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
  83. #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
  84. #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
  85. #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
  86. #define CONFIG_SYS_PCIE_IO_BUS 0x00000000
  87. #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
  88. #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
  89. #define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
  90. #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
  91. #define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
  92. #ifdef CONFIG_PCI
  93. #define CONFIG_NET_MULTI
  94. #define CONFIG_PCI_PNP
  95. #define CONFIG_E1000
  96. #define CONFIG_PCI_SCAN_SHOW
  97. #define CONFIG_CMD_PCI
  98. #endif
  99. /* Command line configuration */
  100. #define CONFIG_CMD_CACHE
  101. #define CONFIG_CMD_DHCP
  102. #define CONFIG_CMD_ENV
  103. #define CONFIG_CMD_PING
  104. /* Miscellaneous configurable options */
  105. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
  106. #define CONFIG_ARCH_EARLY_INIT_R
  107. #define CONFIG_BOARD_LATE_INIT
  108. #define CONFIG_HWCONFIG
  109. #define HWCONFIG_BUFFER_SIZE 128
  110. /* Initial environment variables */
  111. #define CONFIG_EXTRA_ENV_SETTINGS \
  112. "hwconfig=fsl_ddr:bank_intlv=auto\0" \
  113. "loadaddr=0x80100000\0" \
  114. "kernel_addr=0x100000\0" \
  115. "ramdisk_addr=0x800000\0" \
  116. "ramdisk_size=0x2000000\0" \
  117. "fdt_high=0xffffffffffffffff\0" \
  118. "initrd_high=0xffffffffffffffff\0" \
  119. "kernel_start=0x61200000\0" \
  120. "kernel_load=0x807f0000\0" \
  121. "kernel_size=0x1000000\0" \
  122. "console=ttyAMA0,38400n8\0"
  123. #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
  124. "earlycon=uart8250,0x21c0500,115200"
  125. #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
  126. "$kernel_size && bootm $kernel_load"
  127. #define CONFIG_BOOTDELAY 10
  128. /* Monitor Command Prompt */
  129. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  130. #define CONFIG_SYS_PROMPT "=> "
  131. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  132. sizeof(CONFIG_SYS_PROMPT) + 16)
  133. #define CONFIG_SYS_HUSH_PARSER
  134. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  135. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
  136. #define CONFIG_SYS_LONGHELP
  137. #define CONFIG_CMDLINE_EDITING 1
  138. #define CONFIG_AUTO_COMPLETE
  139. #define CONFIG_SYS_MAXARGS 64 /* max command args */
  140. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  141. #endif /* __LS1043A_COMMON_H */