gmac.c 3.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697
  1. #include <common.h>
  2. #include <netdev.h>
  3. #include <miiphy.h>
  4. #include <asm/gpio.h>
  5. #include <asm/io.h>
  6. #include <asm/arch/clock.h>
  7. #include <asm/arch/gpio.h>
  8. int sunxi_gmac_initialize(bd_t *bis)
  9. {
  10. int pin;
  11. struct sunxi_ccm_reg *const ccm =
  12. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  13. /* Set up clock gating */
  14. #ifndef CONFIG_MACH_SUN6I
  15. setbits_le32(&ccm->ahb_gate1, 0x1 << AHB_GATE_OFFSET_GMAC);
  16. #else
  17. setbits_le32(&ccm->ahb_reset0_cfg, 0x1 << AHB_RESET_OFFSET_GMAC);
  18. setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_GMAC);
  19. #endif
  20. /* Set MII clock */
  21. #ifdef CONFIG_RGMII
  22. setbits_le32(&ccm->gmac_clk_cfg, CCM_GMAC_CTRL_TX_CLK_SRC_INT_RGMII |
  23. CCM_GMAC_CTRL_GPIT_RGMII);
  24. #else
  25. setbits_le32(&ccm->gmac_clk_cfg, CCM_GMAC_CTRL_TX_CLK_SRC_MII |
  26. CCM_GMAC_CTRL_GPIT_MII);
  27. #endif
  28. /*
  29. * In order for the gmac nic to work reliable on the Bananapi, we
  30. * need to set bits 10-12 GTXDC "GMAC Transmit Clock Delay Chain"
  31. * of the GMAC clk register to 3.
  32. */
  33. #ifdef CONFIG_TARGET_BANANAPI
  34. setbits_le32(&ccm->gmac_clk_cfg, 0x3 << 10);
  35. #endif
  36. #ifndef CONFIG_MACH_SUN6I
  37. /* Configure pin mux settings for GMAC */
  38. for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(16); pin++) {
  39. #ifdef CONFIG_RGMII
  40. /* skip unused pins in RGMII mode */
  41. if (pin == SUNXI_GPA(9) || pin == SUNXI_GPA(14))
  42. continue;
  43. #endif
  44. sunxi_gpio_set_cfgpin(pin, SUN7I_GPA0_GMAC);
  45. sunxi_gpio_set_drv(pin, 3);
  46. }
  47. #elif defined CONFIG_RGMII
  48. /* Configure sun6i RGMII mode pin mux settings */
  49. for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(3); pin++) {
  50. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  51. sunxi_gpio_set_drv(pin, 3);
  52. }
  53. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  54. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  55. sunxi_gpio_set_drv(pin, 3);
  56. }
  57. for (pin = SUNXI_GPA(19); pin <= SUNXI_GPA(20); pin++) {
  58. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  59. sunxi_gpio_set_drv(pin, 3);
  60. }
  61. for (pin = SUNXI_GPA(25); pin <= SUNXI_GPA(27); pin++) {
  62. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  63. sunxi_gpio_set_drv(pin, 3);
  64. }
  65. #elif defined CONFIG_GMII
  66. /* Configure sun6i GMII mode pin mux settings */
  67. for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(27); pin++) {
  68. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  69. sunxi_gpio_set_drv(pin, 2);
  70. }
  71. #else
  72. /* Configure sun6i MII mode pin mux settings */
  73. for (pin = SUNXI_GPA(0); pin <= SUNXI_GPA(3); pin++)
  74. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  75. for (pin = SUNXI_GPA(8); pin <= SUNXI_GPA(9); pin++)
  76. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  77. for (pin = SUNXI_GPA(11); pin <= SUNXI_GPA(14); pin++)
  78. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  79. for (pin = SUNXI_GPA(19); pin <= SUNXI_GPA(24); pin++)
  80. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  81. for (pin = SUNXI_GPA(26); pin <= SUNXI_GPA(27); pin++)
  82. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA0_GMAC);
  83. #endif
  84. #ifdef CONFIG_RGMII
  85. return designware_initialize(SUNXI_GMAC_BASE, PHY_INTERFACE_MODE_RGMII);
  86. #elif defined CONFIG_GMII
  87. return designware_initialize(SUNXI_GMAC_BASE, PHY_INTERFACE_MODE_GMII);
  88. #else
  89. return designware_initialize(SUNXI_GMAC_BASE, PHY_INTERFACE_MODE_MII);
  90. #endif
  91. }