umc_init.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Copyright (C) 2011-2014 Panasonic Corporation
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/umc-regs.h>
  9. #include <asm/arch/ddrphy-regs.h>
  10. static inline void umc_start_ssif(void __iomem *ssif_base)
  11. {
  12. writel(0x00000000, ssif_base + 0x0000b004);
  13. writel(0xffffffff, ssif_base + 0x0000c004);
  14. writel(0x000fffcf, ssif_base + 0x0000c008);
  15. writel(0x00000001, ssif_base + 0x0000b000);
  16. writel(0x00000001, ssif_base + 0x0000c000);
  17. writel(0x03010101, ssif_base + UMC_MDMCHSEL);
  18. writel(0x03010100, ssif_base + UMC_DMDCHSEL);
  19. writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_FETCH);
  20. writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE0);
  21. writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC0);
  22. writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC0);
  23. writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE1);
  24. writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC1);
  25. writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC1);
  26. writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_WC);
  27. writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_RC);
  28. writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_DST);
  29. writel(0x00000001, ssif_base + UMC_CPURST);
  30. writel(0x00000001, ssif_base + UMC_IDSRST);
  31. writel(0x00000001, ssif_base + UMC_IXMRST);
  32. writel(0x00000001, ssif_base + UMC_MDMRST);
  33. writel(0x00000001, ssif_base + UMC_MDDRST);
  34. writel(0x00000001, ssif_base + UMC_SIORST);
  35. writel(0x00000001, ssif_base + UMC_VIORST);
  36. writel(0x00000001, ssif_base + UMC_FRCRST);
  37. writel(0x00000001, ssif_base + UMC_RGLRST);
  38. writel(0x00000001, ssif_base + UMC_AIORST);
  39. writel(0x00000001, ssif_base + UMC_DMDRST);
  40. }
  41. void umc_dramcont_init(void __iomem *dramcont, void __iomem *ca_base,
  42. int size, int freq)
  43. {
  44. #ifdef CONFIG_DDR_STANDARD
  45. writel(0x55990b11, dramcont + UMC_CMDCTLA);
  46. writel(0x16958944, dramcont + UMC_CMDCTLB);
  47. #else
  48. writel(0x45990b11, dramcont + UMC_CMDCTLA);
  49. writel(0x16958924, dramcont + UMC_CMDCTLB);
  50. #endif
  51. writel(0x5101046A, dramcont + UMC_INITCTLA);
  52. if (size == 1)
  53. writel(0x27028B0A, dramcont + UMC_INITCTLB);
  54. else if (size == 2)
  55. writel(0x38028B0A, dramcont + UMC_INITCTLB);
  56. writel(0x00FF00FF, dramcont + UMC_INITCTLC);
  57. writel(0x00000b51, dramcont + UMC_DRMMR0);
  58. writel(0x00000006, dramcont + UMC_DRMMR1);
  59. writel(0x00000290, dramcont + UMC_DRMMR2);
  60. #ifdef CONFIG_DDR_STANDARD
  61. writel(0x00000000, dramcont + UMC_DRMMR3);
  62. #else
  63. writel(0x00000800, dramcont + UMC_DRMMR3);
  64. #endif
  65. if (size == 1)
  66. writel(0x00240512, dramcont + UMC_SPCCTLA);
  67. else if (size == 2)
  68. writel(0x00350512, dramcont + UMC_SPCCTLA);
  69. writel(0x00ff0006, dramcont + UMC_SPCCTLB);
  70. writel(0x000a00ac, dramcont + UMC_RDATACTL_D0);
  71. writel(0x04060806, dramcont + UMC_WDATACTL_D0);
  72. writel(0x04a02000, dramcont + UMC_DATASET);
  73. writel(0x00000000, ca_base + 0x2300);
  74. writel(0x00400020, dramcont + UMC_DCCGCTL);
  75. writel(0x00000003, dramcont + 0x7000);
  76. writel(0x0000004f, dramcont + 0x8000);
  77. writel(0x000000c3, dramcont + 0x8004);
  78. writel(0x00000077, dramcont + 0x8008);
  79. writel(0x0000003b, dramcont + UMC_DICGCTLA);
  80. writel(0x020a0808, dramcont + UMC_DICGCTLB);
  81. writel(0x00000004, dramcont + UMC_FLOWCTLG);
  82. writel(0x80000201, ca_base + 0xc20);
  83. writel(0x0801e01e, dramcont + UMC_FLOWCTLA);
  84. writel(0x00200000, dramcont + UMC_FLOWCTLB);
  85. writel(0x00004444, dramcont + UMC_FLOWCTLC);
  86. writel(0x200a0a00, dramcont + UMC_SPCSETB);
  87. writel(0x00000000, dramcont + UMC_SPCSETD);
  88. writel(0x00000520, dramcont + UMC_DFICUPDCTLA);
  89. }
  90. static inline int umc_init_sub(int freq, int size_ch0, int size_ch1)
  91. {
  92. void __iomem *ssif_base = (void __iomem *)UMC_SSIF_BASE;
  93. void __iomem *ca_base0 = (void __iomem *)UMC_CA_BASE(0);
  94. void __iomem *ca_base1 = (void __iomem *)UMC_CA_BASE(1);
  95. void __iomem *dramcont0 = (void __iomem *)UMC_DRAMCONT_BASE(0);
  96. void __iomem *dramcont1 = (void __iomem *)UMC_DRAMCONT_BASE(1);
  97. void __iomem *phy0_0 = (void __iomem *)DDRPHY_BASE(0, 0);
  98. void __iomem *phy1_0 = (void __iomem *)DDRPHY_BASE(1, 0);
  99. umc_dram_init_start(dramcont0);
  100. umc_dram_init_start(dramcont1);
  101. umc_dram_init_poll(dramcont0);
  102. umc_dram_init_poll(dramcont1);
  103. writel(0x00000101, dramcont0 + UMC_DIOCTLA);
  104. ddrphy_init(phy0_0, freq, size_ch0);
  105. ddrphy_prepare_training(phy0_0, 0);
  106. ddrphy_training(phy0_0);
  107. writel(0x00000101, dramcont1 + UMC_DIOCTLA);
  108. ddrphy_init(phy1_0, freq, size_ch1);
  109. ddrphy_prepare_training(phy1_0, 1);
  110. ddrphy_training(phy1_0);
  111. umc_dramcont_init(dramcont0, ca_base0, size_ch0, freq);
  112. umc_dramcont_init(dramcont1, ca_base1, size_ch1, freq);
  113. umc_start_ssif(ssif_base);
  114. return 0;
  115. }
  116. int umc_init(void)
  117. {
  118. return umc_init_sub(CONFIG_DDR_FREQ, CONFIG_SDRAM0_SIZE / 0x08000000,
  119. CONFIG_SDRAM1_SIZE / 0x08000000);
  120. }
  121. #if (CONFIG_SDRAM0_SIZE == 0x08000000 || CONFIG_SDRAM0_SIZE == 0x10000000) && \
  122. (CONFIG_SDRAM1_SIZE == 0x08000000 || CONFIG_SDRAM1_SIZE == 0x10000000) && \
  123. CONFIG_DDR_NUM_CH0 == 1 && CONFIG_DDR_NUM_CH1 == 1
  124. /* OK */
  125. #else
  126. #error Unsupported DDR configuration.
  127. #endif