atmel_hlcdfb.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203
  1. /*
  2. * Driver for AT91/AT32 MULTI LAYER LCD Controller
  3. *
  4. * Copyright (C) 2012 Atmel Corporation
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/gpio.h>
  11. #include <asm/arch/clk.h>
  12. #include <lcd.h>
  13. #include <atmel_hlcdc.h>
  14. /* configurable parameters */
  15. #define ATMEL_LCDC_CVAL_DEFAULT 0xc8
  16. #define ATMEL_LCDC_DMA_BURST_LEN 8
  17. #ifndef ATMEL_LCDC_GUARD_TIME
  18. #define ATMEL_LCDC_GUARD_TIME 1
  19. #endif
  20. #define ATMEL_LCDC_FIFO_SIZE 512
  21. #define lcdc_readl(reg) __raw_readl((reg))
  22. #define lcdc_writel(reg, val) __raw_writel((val), (reg))
  23. /*
  24. * the CLUT register map as following
  25. * RCLUT(24 ~ 16), GCLUT(15 ~ 8), BCLUT(7 ~ 0)
  26. */
  27. void lcd_setcolreg(ushort regno, ushort red, ushort green, ushort blue)
  28. {
  29. lcdc_writel(((red << LCDC_BASECLUT_RCLUT_Pos) & LCDC_BASECLUT_RCLUT_Msk)
  30. | ((green << LCDC_BASECLUT_GCLUT_Pos) & LCDC_BASECLUT_GCLUT_Msk)
  31. | ((blue << LCDC_BASECLUT_BCLUT_Pos) & LCDC_BASECLUT_BCLUT_Msk),
  32. panel_info.mmio + ATMEL_LCDC_LUT(regno));
  33. }
  34. void lcd_ctrl_init(void *lcdbase)
  35. {
  36. unsigned long value;
  37. struct lcd_dma_desc *desc;
  38. struct atmel_hlcd_regs *regs;
  39. if (!has_lcdc())
  40. return; /* No lcdc */
  41. regs = (struct atmel_hlcd_regs *)panel_info.mmio;
  42. /* Disable DISP signal */
  43. lcdc_writel(&regs->lcdc_lcddis, LCDC_LCDDIS_DISPDIS);
  44. while ((lcdc_readl(&regs->lcdc_lcdsr) & LCDC_LCDSR_DISPSTS))
  45. udelay(1);
  46. /* Disable synchronization */
  47. lcdc_writel(&regs->lcdc_lcddis, LCDC_LCDDIS_SYNCDIS);
  48. while ((lcdc_readl(&regs->lcdc_lcdsr) & LCDC_LCDSR_LCDSTS))
  49. udelay(1);
  50. /* Disable pixel clock */
  51. lcdc_writel(&regs->lcdc_lcddis, LCDC_LCDDIS_CLKDIS);
  52. while ((lcdc_readl(&regs->lcdc_lcdsr) & LCDC_LCDSR_CLKSTS))
  53. udelay(1);
  54. /* Disable PWM */
  55. lcdc_writel(&regs->lcdc_lcddis, LCDC_LCDDIS_PWMDIS);
  56. while ((lcdc_readl(&regs->lcdc_lcdsr) & LCDC_LCDSR_PWMSTS))
  57. udelay(1);
  58. /* Set pixel clock */
  59. value = get_lcdc_clk_rate(0) / panel_info.vl_clk;
  60. if (get_lcdc_clk_rate(0) % panel_info.vl_clk)
  61. value++;
  62. if (value < 1) {
  63. /* Using system clock as pixel clock */
  64. lcdc_writel(&regs->lcdc_lcdcfg0,
  65. LCDC_LCDCFG0_CLKDIV(0)
  66. | LCDC_LCDCFG0_CGDISHCR
  67. | LCDC_LCDCFG0_CGDISHEO
  68. | LCDC_LCDCFG0_CGDISOVR1
  69. | LCDC_LCDCFG0_CGDISBASE
  70. | panel_info.vl_clk_pol
  71. | LCDC_LCDCFG0_CLKSEL);
  72. } else {
  73. lcdc_writel(&regs->lcdc_lcdcfg0,
  74. LCDC_LCDCFG0_CLKDIV(value - 2)
  75. | LCDC_LCDCFG0_CGDISHCR
  76. | LCDC_LCDCFG0_CGDISHEO
  77. | LCDC_LCDCFG0_CGDISOVR1
  78. | LCDC_LCDCFG0_CGDISBASE
  79. | panel_info.vl_clk_pol);
  80. }
  81. /* Initialize control register 5 */
  82. value = 0;
  83. value |= panel_info.vl_sync;
  84. #ifndef LCD_OUTPUT_BPP
  85. /* Output is 24bpp */
  86. value |= LCDC_LCDCFG5_MODE_OUTPUT_24BPP;
  87. #else
  88. switch (LCD_OUTPUT_BPP) {
  89. case 12:
  90. value |= LCDC_LCDCFG5_MODE_OUTPUT_12BPP;
  91. break;
  92. case 16:
  93. value |= LCDC_LCDCFG5_MODE_OUTPUT_16BPP;
  94. break;
  95. case 18:
  96. value |= LCDC_LCDCFG5_MODE_OUTPUT_18BPP;
  97. break;
  98. case 24:
  99. value |= LCDC_LCDCFG5_MODE_OUTPUT_24BPP;
  100. break;
  101. default:
  102. BUG();
  103. break;
  104. }
  105. #endif
  106. value |= LCDC_LCDCFG5_GUARDTIME(ATMEL_LCDC_GUARD_TIME);
  107. value |= (LCDC_LCDCFG5_DISPDLY | LCDC_LCDCFG5_VSPDLYS);
  108. lcdc_writel(&regs->lcdc_lcdcfg5, value);
  109. /* Vertical & Horizontal Timing */
  110. value = LCDC_LCDCFG1_VSPW(panel_info.vl_vsync_len - 1);
  111. value |= LCDC_LCDCFG1_HSPW(panel_info.vl_hsync_len - 1);
  112. lcdc_writel(&regs->lcdc_lcdcfg1, value);
  113. value = LCDC_LCDCFG2_VBPW(panel_info.vl_upper_margin);
  114. value |= LCDC_LCDCFG2_VFPW(panel_info.vl_lower_margin - 1);
  115. lcdc_writel(&regs->lcdc_lcdcfg2, value);
  116. value = LCDC_LCDCFG3_HBPW(panel_info.vl_left_margin - 1);
  117. value |= LCDC_LCDCFG3_HFPW(panel_info.vl_right_margin - 1);
  118. lcdc_writel(&regs->lcdc_lcdcfg3, value);
  119. /* Display size */
  120. value = LCDC_LCDCFG4_RPF(panel_info.vl_row - 1);
  121. value |= LCDC_LCDCFG4_PPL(panel_info.vl_col - 1);
  122. lcdc_writel(&regs->lcdc_lcdcfg4, value);
  123. lcdc_writel(&regs->lcdc_basecfg0,
  124. LCDC_BASECFG0_BLEN_AHB_INCR4 | LCDC_BASECFG0_DLBO);
  125. switch (NBITS(panel_info.vl_bpix)) {
  126. case 16:
  127. lcdc_writel(&regs->lcdc_basecfg1,
  128. LCDC_BASECFG1_RGBMODE_16BPP_RGB_565);
  129. break;
  130. default:
  131. BUG();
  132. break;
  133. }
  134. lcdc_writel(&regs->lcdc_basecfg2, LCDC_BASECFG2_XSTRIDE(0));
  135. lcdc_writel(&regs->lcdc_basecfg3, 0);
  136. lcdc_writel(&regs->lcdc_basecfg4, LCDC_BASECFG4_DMA);
  137. /* Disable all interrupts */
  138. lcdc_writel(&regs->lcdc_lcdidr, ~0UL);
  139. lcdc_writel(&regs->lcdc_baseidr, ~0UL);
  140. /* Setup the DMA descriptor, this descriptor will loop to itself */
  141. desc = (struct lcd_dma_desc *)(lcdbase - 16);
  142. desc->address = (u32)lcdbase;
  143. /* Disable DMA transfer interrupt & descriptor loaded interrupt. */
  144. desc->control = LCDC_BASECTRL_ADDIEN | LCDC_BASECTRL_DSCRIEN
  145. | LCDC_BASECTRL_DMAIEN | LCDC_BASECTRL_DFETCH;
  146. desc->next = (u32)desc;
  147. /* Flush the DMA descriptor if we enabled dcache */
  148. flush_dcache_range((u32)desc, (u32)desc + sizeof(*desc));
  149. lcdc_writel(&regs->lcdc_baseaddr, desc->address);
  150. lcdc_writel(&regs->lcdc_basectrl, desc->control);
  151. lcdc_writel(&regs->lcdc_basenext, desc->next);
  152. lcdc_writel(&regs->lcdc_basecher, LCDC_BASECHER_CHEN |
  153. LCDC_BASECHER_UPDATEEN);
  154. /* Enable LCD */
  155. value = lcdc_readl(&regs->lcdc_lcden);
  156. lcdc_writel(&regs->lcdc_lcden, value | LCDC_LCDEN_CLKEN);
  157. while (!(lcdc_readl(&regs->lcdc_lcdsr) & LCDC_LCDSR_CLKSTS))
  158. udelay(1);
  159. value = lcdc_readl(&regs->lcdc_lcden);
  160. lcdc_writel(&regs->lcdc_lcden, value | LCDC_LCDEN_SYNCEN);
  161. while (!(lcdc_readl(&regs->lcdc_lcdsr) & LCDC_LCDSR_LCDSTS))
  162. udelay(1);
  163. value = lcdc_readl(&regs->lcdc_lcden);
  164. lcdc_writel(&regs->lcdc_lcden, value | LCDC_LCDEN_DISPEN);
  165. while (!(lcdc_readl(&regs->lcdc_lcdsr) & LCDC_LCDSR_DISPSTS))
  166. udelay(1);
  167. value = lcdc_readl(&regs->lcdc_lcden);
  168. lcdc_writel(&regs->lcdc_lcden, value | LCDC_LCDEN_PWMEN);
  169. while (!(lcdc_readl(&regs->lcdc_lcdsr) & LCDC_LCDSR_PWMSTS))
  170. udelay(1);
  171. /* Enable flushing if we enabled dcache */
  172. lcd_set_flush_dcache(1);
  173. }