sh_eth.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686
  1. /*
  2. * sh_eth.h - Driver for Renesas SuperH ethernet controler.
  3. *
  4. * Copyright (C) 2008 - 2012 Renesas Solutions Corp.
  5. * Copyright (c) 2008 - 2012 Nobuhiro Iwamatsu
  6. * Copyright (c) 2007 Carlos Munoz <carlos@kenati.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <netdev.h>
  11. #include <asm/types.h>
  12. #define SHETHER_NAME "sh_eth"
  13. #if defined(CONFIG_SH)
  14. /* Malloc returns addresses in the P1 area (cacheable). However we need to
  15. use area P2 (non-cacheable) */
  16. #define ADDR_TO_P2(addr) ((((int)(addr) & ~0xe0000000) | 0xa0000000))
  17. /* The ethernet controller needs to use physical addresses */
  18. #if defined(CONFIG_SH_32BIT)
  19. #define ADDR_TO_PHY(addr) ((((int)(addr) & ~0xe0000000) | 0x40000000))
  20. #else
  21. #define ADDR_TO_PHY(addr) ((int)(addr) & ~0xe0000000)
  22. #endif
  23. #elif defined(CONFIG_ARM)
  24. #define inl readl
  25. #define outl writel
  26. #define ADDR_TO_PHY(addr) ((int)(addr))
  27. #define ADDR_TO_P2(addr) (addr)
  28. #endif /* defined(CONFIG_SH) */
  29. /* base padding size is 16 */
  30. #ifndef CONFIG_SH_ETHER_ALIGNE_SIZE
  31. #define CONFIG_SH_ETHER_ALIGNE_SIZE 16
  32. #endif
  33. /* Number of supported ports */
  34. #define MAX_PORT_NUM 2
  35. /* Buffers must be big enough to hold the largest ethernet frame. Also, rx
  36. buffers must be a multiple of 32 bytes */
  37. #define MAX_BUF_SIZE (48 * 32)
  38. /* The number of tx descriptors must be large enough to point to 5 or more
  39. frames. If each frame uses 2 descriptors, at least 10 descriptors are needed.
  40. We use one descriptor per frame */
  41. #define NUM_TX_DESC 8
  42. /* The size of the tx descriptor is determined by how much padding is used.
  43. 4, 20, or 52 bytes of padding can be used */
  44. #define TX_DESC_PADDING (CONFIG_SH_ETHER_ALIGNE_SIZE - 12)
  45. /* same as CONFIG_SH_ETHER_ALIGNE_SIZE */
  46. #define TX_DESC_SIZE (12 + TX_DESC_PADDING)
  47. /* Tx descriptor. We always use 3 bytes of padding */
  48. struct tx_desc_s {
  49. volatile u32 td0;
  50. u32 td1;
  51. u32 td2; /* Buffer start */
  52. u8 padding[TX_DESC_PADDING]; /* aligned cache line size */
  53. };
  54. /* There is no limitation in the number of rx descriptors */
  55. #define NUM_RX_DESC 8
  56. /* The size of the rx descriptor is determined by how much padding is used.
  57. 4, 20, or 52 bytes of padding can be used */
  58. #define RX_DESC_PADDING (CONFIG_SH_ETHER_ALIGNE_SIZE - 12)
  59. /* same as CONFIG_SH_ETHER_ALIGNE_SIZE */
  60. #define RX_DESC_SIZE (12 + RX_DESC_PADDING)
  61. /* aligned cache line size */
  62. #define RX_BUF_ALIGNE_SIZE (CONFIG_SH_ETHER_ALIGNE_SIZE > 32 ? 64 : 32)
  63. /* Rx descriptor. We always use 4 bytes of padding */
  64. struct rx_desc_s {
  65. volatile u32 rd0;
  66. volatile u32 rd1;
  67. u32 rd2; /* Buffer start */
  68. u8 padding[TX_DESC_PADDING]; /* aligned cache line size */
  69. };
  70. struct sh_eth_info {
  71. struct tx_desc_s *tx_desc_malloc;
  72. struct tx_desc_s *tx_desc_base;
  73. struct tx_desc_s *tx_desc_cur;
  74. struct rx_desc_s *rx_desc_malloc;
  75. struct rx_desc_s *rx_desc_base;
  76. struct rx_desc_s *rx_desc_cur;
  77. u8 *rx_buf_malloc;
  78. u8 *rx_buf_base;
  79. u8 mac_addr[6];
  80. u8 phy_addr;
  81. struct eth_device *dev;
  82. struct phy_device *phydev;
  83. };
  84. struct sh_eth_dev {
  85. int port;
  86. struct sh_eth_info port_info[MAX_PORT_NUM];
  87. };
  88. /* from linux/drivers/net/ethernet/renesas/sh_eth.h */
  89. enum {
  90. /* E-DMAC registers */
  91. EDSR = 0,
  92. EDMR,
  93. EDTRR,
  94. EDRRR,
  95. EESR,
  96. EESIPR,
  97. TDLAR,
  98. TDFAR,
  99. TDFXR,
  100. TDFFR,
  101. RDLAR,
  102. RDFAR,
  103. RDFXR,
  104. RDFFR,
  105. TRSCER,
  106. RMFCR,
  107. TFTR,
  108. FDR,
  109. RMCR,
  110. EDOCR,
  111. TFUCR,
  112. RFOCR,
  113. FCFTR,
  114. RPADIR,
  115. TRIMD,
  116. RBWAR,
  117. TBRAR,
  118. /* Ether registers */
  119. ECMR,
  120. ECSR,
  121. ECSIPR,
  122. PIR,
  123. PSR,
  124. RDMLR,
  125. PIPR,
  126. RFLR,
  127. IPGR,
  128. APR,
  129. MPR,
  130. PFTCR,
  131. PFRCR,
  132. RFCR,
  133. RFCF,
  134. TPAUSER,
  135. TPAUSECR,
  136. BCFR,
  137. BCFRR,
  138. GECMR,
  139. BCULR,
  140. MAHR,
  141. MALR,
  142. TROCR,
  143. CDCR,
  144. LCCR,
  145. CNDCR,
  146. CEFCR,
  147. FRECR,
  148. TSFRCR,
  149. TLFRCR,
  150. CERCR,
  151. CEECR,
  152. RMIIMR, /* R8A7790 */
  153. MAFCR,
  154. RTRATE,
  155. CSMR,
  156. RMII_MII,
  157. /* This value must be written at last. */
  158. SH_ETH_MAX_REGISTER_OFFSET,
  159. };
  160. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  161. [EDSR] = 0x0000,
  162. [EDMR] = 0x0400,
  163. [EDTRR] = 0x0408,
  164. [EDRRR] = 0x0410,
  165. [EESR] = 0x0428,
  166. [EESIPR] = 0x0430,
  167. [TDLAR] = 0x0010,
  168. [TDFAR] = 0x0014,
  169. [TDFXR] = 0x0018,
  170. [TDFFR] = 0x001c,
  171. [RDLAR] = 0x0030,
  172. [RDFAR] = 0x0034,
  173. [RDFXR] = 0x0038,
  174. [RDFFR] = 0x003c,
  175. [TRSCER] = 0x0438,
  176. [RMFCR] = 0x0440,
  177. [TFTR] = 0x0448,
  178. [FDR] = 0x0450,
  179. [RMCR] = 0x0458,
  180. [RPADIR] = 0x0460,
  181. [FCFTR] = 0x0468,
  182. [CSMR] = 0x04E4,
  183. [ECMR] = 0x0500,
  184. [ECSR] = 0x0510,
  185. [ECSIPR] = 0x0518,
  186. [PIR] = 0x0520,
  187. [PSR] = 0x0528,
  188. [PIPR] = 0x052c,
  189. [RFLR] = 0x0508,
  190. [APR] = 0x0554,
  191. [MPR] = 0x0558,
  192. [PFTCR] = 0x055c,
  193. [PFRCR] = 0x0560,
  194. [TPAUSER] = 0x0564,
  195. [GECMR] = 0x05b0,
  196. [BCULR] = 0x05b4,
  197. [MAHR] = 0x05c0,
  198. [MALR] = 0x05c8,
  199. [TROCR] = 0x0700,
  200. [CDCR] = 0x0708,
  201. [LCCR] = 0x0710,
  202. [CEFCR] = 0x0740,
  203. [FRECR] = 0x0748,
  204. [TSFRCR] = 0x0750,
  205. [TLFRCR] = 0x0758,
  206. [RFCR] = 0x0760,
  207. [CERCR] = 0x0768,
  208. [CEECR] = 0x0770,
  209. [MAFCR] = 0x0778,
  210. [RMII_MII] = 0x0790,
  211. };
  212. #if defined(SH_ETH_TYPE_RZ)
  213. static const u16 sh_eth_offset_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  214. [EDSR] = 0x0000,
  215. [EDMR] = 0x0400,
  216. [EDTRR] = 0x0408,
  217. [EDRRR] = 0x0410,
  218. [EESR] = 0x0428,
  219. [EESIPR] = 0x0430,
  220. [TDLAR] = 0x0010,
  221. [TDFAR] = 0x0014,
  222. [TDFXR] = 0x0018,
  223. [TDFFR] = 0x001c,
  224. [RDLAR] = 0x0030,
  225. [RDFAR] = 0x0034,
  226. [RDFXR] = 0x0038,
  227. [RDFFR] = 0x003c,
  228. [TRSCER] = 0x0438,
  229. [RMFCR] = 0x0440,
  230. [TFTR] = 0x0448,
  231. [FDR] = 0x0450,
  232. [RMCR] = 0x0458,
  233. [RPADIR] = 0x0460,
  234. [FCFTR] = 0x0468,
  235. [CSMR] = 0x04E4,
  236. [ECMR] = 0x0500,
  237. [ECSR] = 0x0510,
  238. [ECSIPR] = 0x0518,
  239. [PSR] = 0x0528,
  240. [PIPR] = 0x052c,
  241. [RFLR] = 0x0508,
  242. [APR] = 0x0554,
  243. [MPR] = 0x0558,
  244. [PFTCR] = 0x055c,
  245. [PFRCR] = 0x0560,
  246. [TPAUSER] = 0x0564,
  247. [GECMR] = 0x05b0,
  248. [BCULR] = 0x05b4,
  249. [MAHR] = 0x05c0,
  250. [MALR] = 0x05c8,
  251. [TROCR] = 0x0700,
  252. [CDCR] = 0x0708,
  253. [LCCR] = 0x0710,
  254. [CEFCR] = 0x0740,
  255. [FRECR] = 0x0748,
  256. [TSFRCR] = 0x0750,
  257. [TLFRCR] = 0x0758,
  258. [RFCR] = 0x0760,
  259. [CERCR] = 0x0768,
  260. [CEECR] = 0x0770,
  261. [MAFCR] = 0x0778,
  262. [RMII_MII] = 0x0790,
  263. };
  264. #endif
  265. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  266. [ECMR] = 0x0100,
  267. [RFLR] = 0x0108,
  268. [ECSR] = 0x0110,
  269. [ECSIPR] = 0x0118,
  270. [PIR] = 0x0120,
  271. [PSR] = 0x0128,
  272. [RDMLR] = 0x0140,
  273. [IPGR] = 0x0150,
  274. [APR] = 0x0154,
  275. [MPR] = 0x0158,
  276. [TPAUSER] = 0x0164,
  277. [RFCF] = 0x0160,
  278. [TPAUSECR] = 0x0168,
  279. [BCFRR] = 0x016c,
  280. [MAHR] = 0x01c0,
  281. [MALR] = 0x01c8,
  282. [TROCR] = 0x01d0,
  283. [CDCR] = 0x01d4,
  284. [LCCR] = 0x01d8,
  285. [CNDCR] = 0x01dc,
  286. [CEFCR] = 0x01e4,
  287. [FRECR] = 0x01e8,
  288. [TSFRCR] = 0x01ec,
  289. [TLFRCR] = 0x01f0,
  290. [RFCR] = 0x01f4,
  291. [MAFCR] = 0x01f8,
  292. [RTRATE] = 0x01fc,
  293. [EDMR] = 0x0000,
  294. [EDTRR] = 0x0008,
  295. [EDRRR] = 0x0010,
  296. [TDLAR] = 0x0018,
  297. [RDLAR] = 0x0020,
  298. [EESR] = 0x0028,
  299. [EESIPR] = 0x0030,
  300. [TRSCER] = 0x0038,
  301. [RMFCR] = 0x0040,
  302. [TFTR] = 0x0048,
  303. [FDR] = 0x0050,
  304. [RMCR] = 0x0058,
  305. [TFUCR] = 0x0064,
  306. [RFOCR] = 0x0068,
  307. [RMIIMR] = 0x006C,
  308. [FCFTR] = 0x0070,
  309. [RPADIR] = 0x0078,
  310. [TRIMD] = 0x007c,
  311. [RBWAR] = 0x00c8,
  312. [RDFAR] = 0x00cc,
  313. [TBRAR] = 0x00d4,
  314. [TDFAR] = 0x00d8,
  315. };
  316. /* Register Address */
  317. #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
  318. #define SH_ETH_TYPE_GETHER
  319. #define BASE_IO_ADDR 0xfee00000
  320. #elif defined(CONFIG_CPU_SH7757) || \
  321. defined(CONFIG_CPU_SH7752) || \
  322. defined(CONFIG_CPU_SH7753)
  323. #if defined(CONFIG_SH_ETHER_USE_GETHER)
  324. #define SH_ETH_TYPE_GETHER
  325. #define BASE_IO_ADDR 0xfee00000
  326. #else
  327. #define SH_ETH_TYPE_ETHER
  328. #define BASE_IO_ADDR 0xfef00000
  329. #endif
  330. #elif defined(CONFIG_CPU_SH7724)
  331. #define SH_ETH_TYPE_ETHER
  332. #define BASE_IO_ADDR 0xA4600000
  333. #elif defined(CONFIG_R8A7740)
  334. #define SH_ETH_TYPE_GETHER
  335. #define BASE_IO_ADDR 0xE9A00000
  336. #elif defined(CONFIG_R8A7790) || defined(CONFIG_R8A7791) || \
  337. defined(CONFIG_R8A7794)
  338. #define SH_ETH_TYPE_ETHER
  339. #define BASE_IO_ADDR 0xEE700200
  340. #elif defined(CONFIG_R7S72100)
  341. #define SH_ETH_TYPE_RZ
  342. #define BASE_IO_ADDR 0xE8203000
  343. #endif
  344. /*
  345. * Register's bits
  346. * Copy from Linux driver source code
  347. */
  348. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  349. /* EDSR */
  350. enum EDSR_BIT {
  351. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  352. };
  353. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  354. #endif
  355. /* EDMR */
  356. enum DMAC_M_BIT {
  357. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  358. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  359. EDMR_SRST = 0x03, /* Receive/Send reset */
  360. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  361. EDMR_EL = 0x40, /* Litte endian */
  362. #elif defined(SH_ETH_TYPE_ETHER)
  363. EDMR_SRST = 0x01,
  364. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  365. EDMR_EL = 0x40, /* Litte endian */
  366. #else
  367. EDMR_SRST = 0x01,
  368. #endif
  369. };
  370. #if CONFIG_SH_ETHER_ALIGNE_SIZE == 64
  371. # define EMDR_DESC EDMR_DL1
  372. #elif CONFIG_SH_ETHER_ALIGNE_SIZE == 32
  373. # define EMDR_DESC EDMR_DL0
  374. #elif CONFIG_SH_ETHER_ALIGNE_SIZE == 16 /* Default */
  375. # define EMDR_DESC 0
  376. #endif
  377. /* RFLR */
  378. #define RFLR_RFL_MIN 0x05EE /* Recv Frame length 1518 byte */
  379. /* EDTRR */
  380. enum DMAC_T_BIT {
  381. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  382. EDTRR_TRNS = 0x03,
  383. #else
  384. EDTRR_TRNS = 0x01,
  385. #endif
  386. };
  387. /* GECMR */
  388. enum GECMR_BIT {
  389. #if defined(CONFIG_CPU_SH7757) || \
  390. defined(CONFIG_CPU_SH7752) || \
  391. defined(CONFIG_CPU_SH7753)
  392. GECMR_1000B = 0x20, GECMR_100B = 0x01, GECMR_10B = 0x00,
  393. #else
  394. GECMR_1000B = 0x01, GECMR_100B = 0x04, GECMR_10B = 0x00,
  395. #endif
  396. };
  397. /* EDRRR*/
  398. enum EDRRR_R_BIT {
  399. EDRRR_R = 0x01,
  400. };
  401. /* TPAUSER */
  402. enum TPAUSER_BIT {
  403. TPAUSER_TPAUSE = 0x0000ffff,
  404. TPAUSER_UNLIMITED = 0,
  405. };
  406. /* BCFR */
  407. enum BCFR_BIT {
  408. BCFR_RPAUSE = 0x0000ffff,
  409. BCFR_UNLIMITED = 0,
  410. };
  411. /* PIR */
  412. enum PIR_BIT {
  413. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  414. };
  415. /* PSR */
  416. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  417. /* EESR */
  418. enum EESR_BIT {
  419. #if defined(SH_ETH_TYPE_ETHER)
  420. EESR_TWB = 0x40000000,
  421. #else
  422. EESR_TWB = 0xC0000000,
  423. EESR_TC1 = 0x20000000,
  424. EESR_TUC = 0x10000000,
  425. EESR_ROC = 0x80000000,
  426. #endif
  427. EESR_TABT = 0x04000000,
  428. EESR_RABT = 0x02000000, EESR_RFRMER = 0x01000000,
  429. #if defined(SH_ETH_TYPE_ETHER)
  430. EESR_ADE = 0x00800000,
  431. #endif
  432. EESR_ECI = 0x00400000,
  433. EESR_FTC = 0x00200000, EESR_TDE = 0x00100000,
  434. EESR_TFE = 0x00080000, EESR_FRC = 0x00040000,
  435. EESR_RDE = 0x00020000, EESR_RFE = 0x00010000,
  436. #if defined(SH_ETH_TYPE_ETHER)
  437. EESR_CND = 0x00000800,
  438. #endif
  439. EESR_DLC = 0x00000400,
  440. EESR_CD = 0x00000200, EESR_RTO = 0x00000100,
  441. EESR_RMAF = 0x00000080, EESR_CEEF = 0x00000040,
  442. EESR_CELF = 0x00000020, EESR_RRF = 0x00000010,
  443. EESR_RTLF = 0x00000008, EESR_RTSF = 0x00000004,
  444. EESR_PRE = 0x00000002, EESR_CERF = 0x00000001,
  445. };
  446. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  447. # define TX_CHECK (EESR_TC1 | EESR_FTC)
  448. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  449. | EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI)
  450. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE)
  451. #else
  452. # define TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO)
  453. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  454. | EESR_RFRMER | EESR_ADE | EESR_TFE | EESR_TDE | EESR_ECI)
  455. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE)
  456. #endif
  457. /* EESIPR */
  458. enum DMAC_IM_BIT {
  459. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  460. DMAC_M_RABT = 0x02000000,
  461. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  462. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  463. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  464. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  465. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  466. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  467. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  468. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  469. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  470. DMAC_M_RINT1 = 0x00000001,
  471. };
  472. /* Receive descriptor bit */
  473. enum RD_STS_BIT {
  474. RD_RACT = 0x80000000, RD_RDLE = 0x40000000,
  475. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  476. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  477. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  478. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  479. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  480. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  481. RD_RFS1 = 0x00000001,
  482. };
  483. #define RDF1ST RD_RFP1
  484. #define RDFEND RD_RFP0
  485. #define RD_RFP (RD_RFP1|RD_RFP0)
  486. /* RDFFR*/
  487. enum RDFFR_BIT {
  488. RDFFR_RDLF = 0x01,
  489. };
  490. /* FCFTR */
  491. enum FCFTR_BIT {
  492. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  493. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  494. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  495. };
  496. #define FIFO_F_D_RFF (FCFTR_RFF2|FCFTR_RFF1|FCFTR_RFF0)
  497. #define FIFO_F_D_RFD (FCFTR_RFD2|FCFTR_RFD1|FCFTR_RFD0)
  498. /* Transfer descriptor bit */
  499. enum TD_STS_BIT {
  500. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_ETHER) || \
  501. defined(SH_ETH_TYPE_RZ)
  502. TD_TACT = 0x80000000,
  503. #else
  504. TD_TACT = 0x7fffffff,
  505. #endif
  506. TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
  507. TD_TFP0 = 0x10000000,
  508. };
  509. #define TDF1ST TD_TFP1
  510. #define TDFEND TD_TFP0
  511. #define TD_TFP (TD_TFP1|TD_TFP0)
  512. /* RMCR */
  513. enum RECV_RST_BIT { RMCR_RST = 0x01, };
  514. /* ECMR */
  515. enum FELIC_MODE_BIT {
  516. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  517. ECMR_TRCCM = 0x04000000, ECMR_RCSC = 0x00800000,
  518. ECMR_DPAD = 0x00200000, ECMR_RZPF = 0x00100000,
  519. #endif
  520. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  521. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  522. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  523. ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004, ECMR_DM = 0x00000002,
  524. ECMR_PRM = 0x00000001,
  525. #ifdef CONFIG_CPU_SH7724
  526. ECMR_RTM = 0x00000010,
  527. #elif defined(CONFIG_R8A7790) || defined(CONFIG_R8A7791) || \
  528. defined(CONFIG_R8A7794)
  529. ECMR_RTM = 0x00000004,
  530. #endif
  531. };
  532. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  533. #define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_ZPF | ECMR_PFR | \
  534. ECMR_RXF | ECMR_TXF | ECMR_MCT)
  535. #elif defined(SH_ETH_TYPE_ETHER)
  536. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF)
  537. #else
  538. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF | ECMR_MCT)
  539. #endif
  540. /* ECSR */
  541. enum ECSR_STATUS_BIT {
  542. #if defined(SH_ETH_TYPE_ETHER)
  543. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  544. #endif
  545. ECSR_LCHNG = 0x04,
  546. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  547. };
  548. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  549. # define ECSR_INIT (ECSR_ICD | ECSIPR_MPDIP)
  550. #else
  551. # define ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | \
  552. ECSR_LCHNG | ECSR_ICD | ECSIPR_MPDIP)
  553. #endif
  554. /* ECSIPR */
  555. enum ECSIPR_STATUS_MASK_BIT {
  556. #if defined(SH_ETH_TYPE_ETHER)
  557. ECSIPR_BRCRXIP = 0x20,
  558. ECSIPR_PSRTOIP = 0x10,
  559. #elif defined(SH_ETY_TYPE_GETHER)
  560. ECSIPR_PSRTOIP = 0x10,
  561. ECSIPR_PHYIP = 0x08,
  562. #endif
  563. ECSIPR_LCHNGIP = 0x04,
  564. ECSIPR_MPDIP = 0x02,
  565. ECSIPR_ICDIP = 0x01,
  566. };
  567. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  568. # define ECSIPR_INIT (ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  569. #else
  570. # define ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | \
  571. ECSIPR_ICDIP | ECSIPR_MPDIP)
  572. #endif
  573. /* APR */
  574. enum APR_BIT {
  575. APR_AP = 0x00000004,
  576. };
  577. /* MPR */
  578. enum MPR_BIT {
  579. MPR_MP = 0x00000006,
  580. };
  581. /* TRSCER */
  582. enum DESC_I_BIT {
  583. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  584. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  585. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  586. DESC_I_RINT1 = 0x0001,
  587. };
  588. /* RPADIR */
  589. enum RPADIR_BIT {
  590. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  591. RPADIR_PADR = 0x0003f,
  592. };
  593. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
  594. # define RPADIR_INIT (0x00)
  595. #else
  596. # define RPADIR_INIT (RPADIR_PADS1)
  597. #endif
  598. /* FDR */
  599. enum FIFO_SIZE_BIT {
  600. FIFO_SIZE_T = 0x00000700, FIFO_SIZE_R = 0x00000007,
  601. };
  602. static inline unsigned long sh_eth_reg_addr(struct sh_eth_dev *eth,
  603. int enum_index)
  604. {
  605. #if defined(SH_ETH_TYPE_GETHER)
  606. const u16 *reg_offset = sh_eth_offset_gigabit;
  607. #elif defined(SH_ETH_TYPE_ETHER)
  608. const u16 *reg_offset = sh_eth_offset_fast_sh4;
  609. #elif defined(SH_ETH_TYPE_RZ)
  610. const u16 *reg_offset = sh_eth_offset_rz;
  611. #else
  612. #error
  613. #endif
  614. return BASE_IO_ADDR + reg_offset[enum_index] + 0x800 * eth->port;
  615. }
  616. static inline void sh_eth_write(struct sh_eth_dev *eth, unsigned long data,
  617. int enum_index)
  618. {
  619. outl(data, sh_eth_reg_addr(eth, enum_index));
  620. }
  621. static inline unsigned long sh_eth_read(struct sh_eth_dev *eth,
  622. int enum_index)
  623. {
  624. return inl(sh_eth_reg_addr(eth, enum_index));
  625. }