t1040_serdes.c 2.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/fsl_serdes.h>
  8. #include <asm/processor.h>
  9. #include <asm/io.h>
  10. static u8 serdes_cfg_tbl[][SRDS_MAX_LANES] = {
  11. [0x00] = {PCIE1, PCIE1, PCIE1, PCIE1,
  12. PCIE2, PCIE2, PCIE2, PCIE2},
  13. [0x06] = {PCIE1, PCIE1, PCIE1, PCIE1,
  14. PCIE2, PCIE3, PCIE4, SATA1},
  15. [0x08] = {PCIE1, PCIE1, PCIE1, PCIE1,
  16. PCIE2, PCIE3, SATA2, SATA1},
  17. [0x40] = {PCIE1, PCIE1, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  18. PCIE2, PCIE2, PCIE2, PCIE2},
  19. [0x60] = {PCIE1, SGMII_FM1_DTSEC3, QSGMII_SW1_A, QSGMII_SW1_B,
  20. PCIE2, PCIE2, PCIE2, PCIE2},
  21. [0x66] = {PCIE1, SGMII_FM1_DTSEC3, QSGMII_SW1_A, QSGMII_SW1_B,
  22. PCIE2, PCIE3, PCIE4, SATA1},
  23. [0x67] = {PCIE1, SGMII_FM1_DTSEC3, QSGMII_SW1_A, QSGMII_SW1_B,
  24. PCIE2, PCIE3, PCIE4, SGMII_FM1_DTSEC5},
  25. [0x69] = {PCIE1, SGMII_FM1_DTSEC3, QSGMII_SW1_A, QSGMII_SW1_B,
  26. PCIE2, PCIE3, SGMII_FM1_DTSEC4, SATA1},
  27. [0x86] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  28. PCIE2, PCIE3, PCIE4, SATA1},
  29. [0x85] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  30. PCIE2, PCIE2, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5},
  31. [0x87] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  32. PCIE2, PCIE3, PCIE4, SGMII_FM1_DTSEC5},
  33. [0x89] = {PCIE1, QSGMII_SW1_A, QSGMII_SW1_A, QSGMII_SW1_A,
  34. PCIE2, PCIE3, QSGMII_SW1_B, SATA1},
  35. [0x8D] = {PCIE1, QSGMII_SW1_A, QSGMII_SW1_A, QSGMII_SW1_A,
  36. PCIE2, QSGMII_SW1_B, QSGMII_SW1_B, QSGMII_SW1_B},
  37. [0x8F] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  38. AURORA, NONE, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5},
  39. [0xA5] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  40. PCIE2, PCIE2, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5},
  41. [0xA7] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  42. PCIE2, PCIE3, PCIE4, SGMII_FM1_DTSEC5},
  43. [0xAA] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  44. PCIE2, PCIE3, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5},
  45. };
  46. enum srds_prtcl serdes_get_prtcl(int serdes, int cfg, int lane)
  47. {
  48. return serdes_cfg_tbl[cfg][lane];
  49. }
  50. int is_serdes_prtcl_valid(int serdes, u32 prtcl)
  51. {
  52. int i;
  53. if (prtcl >= ARRAY_SIZE(serdes_cfg_tbl))
  54. return 0;
  55. for (i = 0; i < SRDS_MAX_LANES; i++) {
  56. if (serdes_cfg_tbl[prtcl][i] != NONE)
  57. return 1;
  58. }
  59. return 0;
  60. }