speed.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532
  1. /*
  2. * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Xianghua Xiao, (X.Xiao@motorola.com)
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <common.h>
  13. #include <ppc_asm.tmpl>
  14. #include <linux/compiler.h>
  15. #include <asm/processor.h>
  16. #include <asm/io.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. #ifndef CONFIG_SYS_FSL_NUM_CC_PLLS
  19. #define CONFIG_SYS_FSL_NUM_CC_PLLS 6
  20. #endif
  21. /* --------------------------------------------------------------- */
  22. void get_sys_info(sys_info_t *sys_info)
  23. {
  24. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  25. #ifdef CONFIG_FSL_IFC
  26. struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
  27. u32 ccr;
  28. #endif
  29. #ifdef CONFIG_FSL_CORENET
  30. volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
  31. unsigned int cpu;
  32. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  33. int cc_group[12] = CONFIG_SYS_FSL_CLUSTER_CLOCKS;
  34. #endif
  35. const u8 core_cplx_PLL[16] = {
  36. [ 0] = 0, /* CC1 PPL / 1 */
  37. [ 1] = 0, /* CC1 PPL / 2 */
  38. [ 2] = 0, /* CC1 PPL / 4 */
  39. [ 4] = 1, /* CC2 PPL / 1 */
  40. [ 5] = 1, /* CC2 PPL / 2 */
  41. [ 6] = 1, /* CC2 PPL / 4 */
  42. [ 8] = 2, /* CC3 PPL / 1 */
  43. [ 9] = 2, /* CC3 PPL / 2 */
  44. [10] = 2, /* CC3 PPL / 4 */
  45. [12] = 3, /* CC4 PPL / 1 */
  46. [13] = 3, /* CC4 PPL / 2 */
  47. [14] = 3, /* CC4 PPL / 4 */
  48. };
  49. const u8 core_cplx_pll_div[16] = {
  50. [ 0] = 1, /* CC1 PPL / 1 */
  51. [ 1] = 2, /* CC1 PPL / 2 */
  52. [ 2] = 4, /* CC1 PPL / 4 */
  53. [ 4] = 1, /* CC2 PPL / 1 */
  54. [ 5] = 2, /* CC2 PPL / 2 */
  55. [ 6] = 4, /* CC2 PPL / 4 */
  56. [ 8] = 1, /* CC3 PPL / 1 */
  57. [ 9] = 2, /* CC3 PPL / 2 */
  58. [10] = 4, /* CC3 PPL / 4 */
  59. [12] = 1, /* CC4 PPL / 1 */
  60. [13] = 2, /* CC4 PPL / 2 */
  61. [14] = 4, /* CC4 PPL / 4 */
  62. };
  63. uint i, freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS];
  64. #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
  65. uint rcw_tmp;
  66. #endif
  67. uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS];
  68. unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
  69. uint mem_pll_rat;
  70. sys_info->freq_systembus = sysclk;
  71. #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
  72. uint ddr_refclk_sel;
  73. unsigned int porsr1_sys_clk;
  74. porsr1_sys_clk = in_be32(&gur->porsr1) >> FSL_DCFG_PORSR1_SYSCLK_SHIFT
  75. & FSL_DCFG_PORSR1_SYSCLK_MASK;
  76. if (porsr1_sys_clk == FSL_DCFG_PORSR1_SYSCLK_DIFF)
  77. sys_info->diff_sysclk = 1;
  78. else
  79. sys_info->diff_sysclk = 0;
  80. /*
  81. * DDR_REFCLK_SEL rcw bit is used to determine if DDR PLLS
  82. * are driven by separate DDR Refclock or single source
  83. * differential clock.
  84. */
  85. ddr_refclk_sel = (in_be32(&gur->rcwsr[5]) >>
  86. FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_SHIFT) &
  87. FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_MASK;
  88. /*
  89. * For single source clocking, both ddrclock and sysclock
  90. * are driven by differential sysclock.
  91. */
  92. if (ddr_refclk_sel == FSL_CORENET2_RCWSR5_DDR_REFCLK_SINGLE_CLK)
  93. sys_info->freq_ddrbus = CONFIG_SYS_CLK_FREQ;
  94. else
  95. #endif
  96. #ifdef CONFIG_DDR_CLK_FREQ
  97. sys_info->freq_ddrbus = CONFIG_DDR_CLK_FREQ;
  98. #else
  99. sys_info->freq_ddrbus = sysclk;
  100. #endif
  101. sys_info->freq_systembus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  102. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
  103. FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
  104. & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
  105. #ifdef CONFIG_SYS_FSL_ERRATUM_A007212
  106. if (mem_pll_rat == 0) {
  107. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
  108. FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
  109. FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
  110. }
  111. #endif
  112. /* T4240/T4160 Rev2.0 MEM_PLL_RAT uses a value which is half of
  113. * T4240/T4160 Rev1.0. eg. It's 12 in Rev1.0, however, for Rev2.0
  114. * it uses 6.
  115. */
  116. #if defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160) || \
  117. defined(CONFIG_PPC_T4080)
  118. if (SVR_MAJ(get_svr()) >= 2)
  119. mem_pll_rat *= 2;
  120. #endif
  121. if (mem_pll_rat > 2)
  122. sys_info->freq_ddrbus *= mem_pll_rat;
  123. else
  124. sys_info->freq_ddrbus = sys_info->freq_systembus * mem_pll_rat;
  125. for (i = 0; i < CONFIG_SYS_FSL_NUM_CC_PLLS; i++) {
  126. ratio[i] = (in_be32(&clk->pllcgsr[i].pllcngsr) >> 1) & 0x3f;
  127. if (ratio[i] > 4)
  128. freq_c_pll[i] = sysclk * ratio[i];
  129. else
  130. freq_c_pll[i] = sys_info->freq_systembus * ratio[i];
  131. }
  132. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  133. /*
  134. * As per CHASSIS2 architeture total 12 clusters are posible and
  135. * Each cluster has up to 4 cores, sharing the same PLL selection.
  136. * The cluster clock assignment is SoC defined.
  137. *
  138. * Total 4 clock groups are possible with 3 PLLs each.
  139. * as per array indices, clock group A has 0, 1, 2 numbered PLLs &
  140. * clock group B has 3, 4, 6 and so on.
  141. *
  142. * Clock group A having PLL1, PLL2, PLL3, feeding cores of any cluster
  143. * depends upon the SoC architeture. Same applies to other
  144. * clock groups and clusters.
  145. *
  146. */
  147. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  148. int cluster = fsl_qoriq_core_to_cluster(cpu);
  149. u32 c_pll_sel = (in_be32(&clk->clkcsr[cluster].clkcncsr) >> 27)
  150. & 0xf;
  151. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  152. cplx_pll += cc_group[cluster] - 1;
  153. sys_info->freq_processor[cpu] =
  154. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  155. }
  156. #if defined(CONFIG_PPC_B4860) || defined(CONFIG_PPC_B4420) || \
  157. defined(CONFIG_PPC_T2080) || defined(CONFIG_PPC_T2081)
  158. #define FM1_CLK_SEL 0xe0000000
  159. #define FM1_CLK_SHIFT 29
  160. #else
  161. #define PME_CLK_SEL 0xe0000000
  162. #define PME_CLK_SHIFT 29
  163. #define FM1_CLK_SEL 0x1c000000
  164. #define FM1_CLK_SHIFT 26
  165. #endif
  166. #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
  167. rcw_tmp = in_be32(&gur->rcwsr[7]);
  168. #endif
  169. #ifdef CONFIG_SYS_DPAA_PME
  170. #ifndef CONFIG_PME_PLAT_CLK_DIV
  171. switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
  172. case 1:
  173. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK];
  174. break;
  175. case 2:
  176. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 2;
  177. break;
  178. case 3:
  179. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 3;
  180. break;
  181. case 4:
  182. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 4;
  183. break;
  184. case 6:
  185. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 2;
  186. break;
  187. case 7:
  188. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 3;
  189. break;
  190. default:
  191. printf("Error: Unknown PME clock select!\n");
  192. case 0:
  193. sys_info->freq_pme = sys_info->freq_systembus / 2;
  194. break;
  195. }
  196. #else
  197. sys_info->freq_pme = sys_info->freq_systembus / CONFIG_SYS_PME_CLK;
  198. #endif
  199. #endif
  200. #ifdef CONFIG_SYS_DPAA_QBMAN
  201. sys_info->freq_qman = sys_info->freq_systembus / 2;
  202. #endif
  203. #ifdef CONFIG_SYS_DPAA_FMAN
  204. #ifndef CONFIG_FM_PLAT_CLK_DIV
  205. switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
  206. case 1:
  207. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK];
  208. break;
  209. case 2:
  210. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 2;
  211. break;
  212. case 3:
  213. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 3;
  214. break;
  215. case 4:
  216. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 4;
  217. break;
  218. case 5:
  219. sys_info->freq_fman[0] = sys_info->freq_systembus;
  220. break;
  221. case 6:
  222. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 2;
  223. break;
  224. case 7:
  225. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 3;
  226. break;
  227. default:
  228. printf("Error: Unknown FMan1 clock select!\n");
  229. case 0:
  230. sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
  231. break;
  232. }
  233. #if (CONFIG_SYS_NUM_FMAN) == 2
  234. #ifdef CONFIG_SYS_FM2_CLK
  235. #define FM2_CLK_SEL 0x00000038
  236. #define FM2_CLK_SHIFT 3
  237. rcw_tmp = in_be32(&gur->rcwsr[15]);
  238. switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
  239. case 1:
  240. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1];
  241. break;
  242. case 2:
  243. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 2;
  244. break;
  245. case 3:
  246. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 3;
  247. break;
  248. case 4:
  249. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 4;
  250. break;
  251. case 5:
  252. sys_info->freq_fman[1] = sys_info->freq_systembus;
  253. break;
  254. case 6:
  255. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 2;
  256. break;
  257. case 7:
  258. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 3;
  259. break;
  260. default:
  261. printf("Error: Unknown FMan2 clock select!\n");
  262. case 0:
  263. sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
  264. break;
  265. }
  266. #endif
  267. #endif /* CONFIG_SYS_NUM_FMAN == 2 */
  268. #else
  269. sys_info->freq_fman[0] = sys_info->freq_systembus / CONFIG_SYS_FM1_CLK;
  270. #endif
  271. #endif
  272. #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  273. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  274. u32 c_pll_sel = (in_be32(&clk->clkcsr[cpu].clkcncsr) >> 27)
  275. & 0xf;
  276. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  277. sys_info->freq_processor[cpu] =
  278. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  279. }
  280. #define PME_CLK_SEL 0x80000000
  281. #define FM1_CLK_SEL 0x40000000
  282. #define FM2_CLK_SEL 0x20000000
  283. #define HWA_ASYNC_DIV 0x04000000
  284. #if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
  285. #define HWA_CC_PLL 1
  286. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
  287. #define HWA_CC_PLL 2
  288. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
  289. #define HWA_CC_PLL 2
  290. #else
  291. #error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
  292. #endif
  293. rcw_tmp = in_be32(&gur->rcwsr[7]);
  294. #ifdef CONFIG_SYS_DPAA_PME
  295. if (rcw_tmp & PME_CLK_SEL) {
  296. if (rcw_tmp & HWA_ASYNC_DIV)
  297. sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 4;
  298. else
  299. sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 2;
  300. } else {
  301. sys_info->freq_pme = sys_info->freq_systembus / 2;
  302. }
  303. #endif
  304. #ifdef CONFIG_SYS_DPAA_FMAN
  305. if (rcw_tmp & FM1_CLK_SEL) {
  306. if (rcw_tmp & HWA_ASYNC_DIV)
  307. sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 4;
  308. else
  309. sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 2;
  310. } else {
  311. sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
  312. }
  313. #if (CONFIG_SYS_NUM_FMAN) == 2
  314. if (rcw_tmp & FM2_CLK_SEL) {
  315. if (rcw_tmp & HWA_ASYNC_DIV)
  316. sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 4;
  317. else
  318. sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 2;
  319. } else {
  320. sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
  321. }
  322. #endif
  323. #endif
  324. #ifdef CONFIG_SYS_DPAA_QBMAN
  325. sys_info->freq_qman = sys_info->freq_systembus / 2;
  326. #endif
  327. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  328. #ifdef CONFIG_U_QE
  329. sys_info->freq_qe = sys_info->freq_systembus / 2;
  330. #endif
  331. #else /* CONFIG_FSL_CORENET */
  332. uint plat_ratio, e500_ratio, half_freq_systembus;
  333. int i;
  334. #ifdef CONFIG_QE
  335. __maybe_unused u32 qe_ratio;
  336. #endif
  337. plat_ratio = (gur->porpllsr) & 0x0000003e;
  338. plat_ratio >>= 1;
  339. sys_info->freq_systembus = plat_ratio * CONFIG_SYS_CLK_FREQ;
  340. /* Divide before multiply to avoid integer
  341. * overflow for processor speeds above 2GHz */
  342. half_freq_systembus = sys_info->freq_systembus/2;
  343. for (i = 0; i < cpu_numcores(); i++) {
  344. e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
  345. sys_info->freq_processor[i] = e500_ratio * half_freq_systembus;
  346. }
  347. /* Note: freq_ddrbus is the MCLK frequency, not the data rate. */
  348. sys_info->freq_ddrbus = sys_info->freq_systembus;
  349. #ifdef CONFIG_DDR_CLK_FREQ
  350. {
  351. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  352. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  353. if (ddr_ratio != 0x7)
  354. sys_info->freq_ddrbus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
  355. }
  356. #endif
  357. #ifdef CONFIG_QE
  358. #if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
  359. sys_info->freq_qe = sys_info->freq_systembus;
  360. #else
  361. qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
  362. >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
  363. sys_info->freq_qe = qe_ratio * CONFIG_SYS_CLK_FREQ;
  364. #endif
  365. #endif
  366. #ifdef CONFIG_SYS_DPAA_FMAN
  367. sys_info->freq_fman[0] = sys_info->freq_systembus;
  368. #endif
  369. #endif /* CONFIG_FSL_CORENET */
  370. #if defined(CONFIG_FSL_LBC)
  371. uint lcrr_div;
  372. #if defined(CONFIG_SYS_LBC_LCRR)
  373. /* We will program LCRR to this value later */
  374. lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
  375. #else
  376. lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
  377. #endif
  378. if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
  379. #if defined(CONFIG_FSL_CORENET)
  380. /* If this is corenet based SoC, bit-representation
  381. * for four times the clock divider values.
  382. */
  383. lcrr_div *= 4;
  384. #elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
  385. !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
  386. /*
  387. * Yes, the entire PQ38 family use the same
  388. * bit-representation for twice the clock divider values.
  389. */
  390. lcrr_div *= 2;
  391. #endif
  392. sys_info->freq_localbus = sys_info->freq_systembus / lcrr_div;
  393. } else {
  394. /* In case anyone cares what the unknown value is */
  395. sys_info->freq_localbus = lcrr_div;
  396. }
  397. #endif
  398. #if defined(CONFIG_FSL_IFC)
  399. ccr = in_be32(&ifc_regs->ifc_ccr);
  400. ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
  401. sys_info->freq_localbus = sys_info->freq_systembus / ccr;
  402. #endif
  403. }
  404. int get_clocks (void)
  405. {
  406. sys_info_t sys_info;
  407. #ifdef CONFIG_MPC8544
  408. volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
  409. #endif
  410. #if defined(CONFIG_CPM2)
  411. volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
  412. uint sccr, dfbrg;
  413. /* set VCO = 4 * BRG */
  414. cpm->im_cpm_intctl.sccr &= 0xfffffffc;
  415. sccr = cpm->im_cpm_intctl.sccr;
  416. dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
  417. #endif
  418. get_sys_info (&sys_info);
  419. gd->cpu_clk = sys_info.freq_processor[0];
  420. gd->bus_clk = sys_info.freq_systembus;
  421. gd->mem_clk = sys_info.freq_ddrbus;
  422. gd->arch.lbc_clk = sys_info.freq_localbus;
  423. #ifdef CONFIG_QE
  424. gd->arch.qe_clk = sys_info.freq_qe;
  425. gd->arch.brg_clk = gd->arch.qe_clk / 2;
  426. #endif
  427. /*
  428. * The base clock for I2C depends on the actual SOC. Unfortunately,
  429. * there is no pattern that can be used to determine the frequency, so
  430. * the only choice is to look up the actual SOC number and use the value
  431. * for that SOC. This information is taken from application note
  432. * AN2919.
  433. */
  434. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  435. defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555) || \
  436. defined(CONFIG_P1022)
  437. gd->arch.i2c1_clk = sys_info.freq_systembus;
  438. #elif defined(CONFIG_MPC8544)
  439. /*
  440. * On the 8544, the I2C clock is the same as the SEC clock. This can be
  441. * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
  442. * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
  443. * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
  444. * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
  445. */
  446. if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
  447. gd->arch.i2c1_clk = sys_info.freq_systembus / 3;
  448. else
  449. gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
  450. #else
  451. /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
  452. gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
  453. #endif
  454. gd->arch.i2c2_clk = gd->arch.i2c1_clk;
  455. #if defined(CONFIG_FSL_ESDHC)
  456. #if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
  457. defined(CONFIG_P1014)
  458. gd->arch.sdhc_clk = gd->bus_clk;
  459. #else
  460. gd->arch.sdhc_clk = gd->bus_clk / 2;
  461. #endif
  462. #endif /* defined(CONFIG_FSL_ESDHC) */
  463. #if defined(CONFIG_CPM2)
  464. gd->arch.vco_out = 2*sys_info.freq_systembus;
  465. gd->arch.cpm_clk = gd->arch.vco_out / 2;
  466. gd->arch.scc_clk = gd->arch.vco_out / 4;
  467. gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1)));
  468. #endif
  469. if(gd->cpu_clk != 0) return (0);
  470. else return (1);
  471. }
  472. /********************************************
  473. * get_bus_freq
  474. * return system bus freq in Hz
  475. *********************************************/
  476. ulong get_bus_freq (ulong dummy)
  477. {
  478. return gd->bus_clk;
  479. }
  480. /********************************************
  481. * get_ddr_freq
  482. * return ddr bus freq in Hz
  483. *********************************************/
  484. ulong get_ddr_freq (ulong dummy)
  485. {
  486. return gd->mem_clk;
  487. }