p2020_serdes.c 1.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657
  1. /*
  2. * Copyright 2010 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <config.h>
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/immap_85xx.h>
  10. #include <asm/fsl_serdes.h>
  11. #define SRDS1_MAX_LANES 4
  12. static u32 serdes1_prtcl_map;
  13. static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
  14. [0x0] = {PCIE1, NONE, NONE, NONE},
  15. [0x2] = {PCIE1, PCIE2, PCIE3, PCIE3},
  16. [0x4] = {PCIE1, PCIE1, PCIE3, PCIE3},
  17. [0x6] = {PCIE1, PCIE1, PCIE1, PCIE1},
  18. [0x7] = {SRIO2, SRIO1, NONE, NONE},
  19. [0x8] = {SRIO2, SRIO2, SRIO2, SRIO2},
  20. [0x9] = {SRIO2, SRIO2, SRIO2, SRIO2},
  21. [0xa] = {SRIO2, SRIO2, SRIO2, SRIO2},
  22. [0xb] = {SRIO2, SRIO1, SGMII_TSEC2, SGMII_TSEC3},
  23. [0xc] = {SRIO2, SRIO1, SGMII_TSEC2, SGMII_TSEC3},
  24. [0xd] = {PCIE1, SRIO1, SGMII_TSEC2, SGMII_TSEC3},
  25. [0xe] = {PCIE1, PCIE2, SGMII_TSEC2, SGMII_TSEC3},
  26. [0xf] = {PCIE1, PCIE1, SGMII_TSEC2, SGMII_TSEC3},
  27. };
  28. int is_serdes_configured(enum srds_prtcl prtcl)
  29. {
  30. return (1 << prtcl) & serdes1_prtcl_map;
  31. }
  32. void fsl_serdes_init(void)
  33. {
  34. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  35. u32 pordevsr = in_be32(&gur->pordevsr);
  36. u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
  37. MPC85xx_PORDEVSR_IO_SEL_SHIFT;
  38. int lane;
  39. debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
  40. if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
  41. printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
  42. return;
  43. }
  44. for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
  45. enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
  46. serdes1_prtcl_map |= (1 << lane_prtcl);
  47. }
  48. }