mpc8544_serdes.c 2.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879
  1. /*
  2. * Copyright 2010 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <config.h>
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/immap_85xx.h>
  10. #include <asm/fsl_serdes.h>
  11. #define SRDS1_MAX_LANES 8
  12. #define SRDS2_MAX_LANES 4
  13. static u32 serdes1_prtcl_map, serdes2_prtcl_map;
  14. static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
  15. [0x2] = {PCIE1, PCIE1, PCIE1, PCIE1, NONE, NONE, NONE, NONE},
  16. [0x3] = {PCIE1, PCIE1, PCIE1, PCIE1, NONE, NONE, NONE, NONE},
  17. [0x4] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
  18. [0x5] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
  19. [0x6] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
  20. [0x7] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
  21. };
  22. static u8 serdes2_cfg_tbl[][SRDS2_MAX_LANES] = {
  23. [0x1] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
  24. [0x3] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
  25. [0x5] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
  26. [0x6] = {PCIE3, NONE, NONE, NONE},
  27. [0x7] = {PCIE3, NONE, SGMII_TSEC1, SGMII_TSEC3},
  28. };
  29. int is_serdes_configured(enum srds_prtcl device)
  30. {
  31. int ret = (1 << device) & serdes1_prtcl_map;
  32. if (ret)
  33. return ret;
  34. return (1 << device) & serdes2_prtcl_map;
  35. }
  36. void fsl_serdes_init(void)
  37. {
  38. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  39. u32 pordevsr = in_be32(&gur->pordevsr);
  40. u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
  41. MPC85xx_PORDEVSR_IO_SEL_SHIFT;
  42. int lane;
  43. debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
  44. if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
  45. printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
  46. return;
  47. }
  48. for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
  49. enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
  50. serdes1_prtcl_map |= (1 << lane_prtcl);
  51. }
  52. if (srds_cfg >= ARRAY_SIZE(serdes2_cfg_tbl)) {
  53. printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
  54. return;
  55. }
  56. for (lane = 0; lane < SRDS2_MAX_LANES; lane++) {
  57. enum srds_prtcl lane_prtcl = serdes2_cfg_tbl[srds_cfg][lane];
  58. serdes2_prtcl_map |= (1 << lane_prtcl);
  59. }
  60. if (pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS)
  61. serdes2_prtcl_map &= ~(1 << SGMII_TSEC1);
  62. if (pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS)
  63. serdes2_prtcl_map &= ~(1 << SGMII_TSEC3);
  64. }