pinmux-common.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * Copyright (c) 2010-2013, NVIDIA CORPORATION. All rights reserved.
  3. * Copyright (c) 2011 The Chromium OS Authors.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/pinmux.h>
  10. /* return 1 if a pingrp is in range */
  11. #define pmux_pingrp_isvalid(pin) (((pin) >= 0) && ((pin) < PMUX_PINGRP_COUNT))
  12. /* return 1 if a pmux_func is in range */
  13. #define pmux_func_isvalid(func) \
  14. (((func) >= 0) && ((func) < PMUX_FUNC_COUNT))
  15. /* return 1 if a pin_pupd_is in range */
  16. #define pmux_pin_pupd_isvalid(pupd) \
  17. (((pupd) >= PMUX_PULL_NORMAL) && ((pupd) <= PMUX_PULL_UP))
  18. /* return 1 if a pin_tristate_is in range */
  19. #define pmux_pin_tristate_isvalid(tristate) \
  20. (((tristate) >= PMUX_TRI_NORMAL) && ((tristate) <= PMUX_TRI_TRISTATE))
  21. #ifdef TEGRA_PMX_HAS_PIN_IO_BIT_ETC
  22. /* return 1 if a pin_io_is in range */
  23. #define pmux_pin_io_isvalid(io) \
  24. (((io) >= PMUX_PIN_OUTPUT) && ((io) <= PMUX_PIN_INPUT))
  25. /* return 1 if a pin_lock is in range */
  26. #define pmux_pin_lock_isvalid(lock) \
  27. (((lock) >= PMUX_PIN_LOCK_DISABLE) && ((lock) <= PMUX_PIN_LOCK_ENABLE))
  28. /* return 1 if a pin_od is in range */
  29. #define pmux_pin_od_isvalid(od) \
  30. (((od) >= PMUX_PIN_OD_DISABLE) && ((od) <= PMUX_PIN_OD_ENABLE))
  31. /* return 1 if a pin_ioreset_is in range */
  32. #define pmux_pin_ioreset_isvalid(ioreset) \
  33. (((ioreset) >= PMUX_PIN_IO_RESET_DISABLE) && \
  34. ((ioreset) <= PMUX_PIN_IO_RESET_ENABLE))
  35. #ifdef TEGRA_PMX_HAS_RCV_SEL
  36. /* return 1 if a pin_rcv_sel_is in range */
  37. #define pmux_pin_rcv_sel_isvalid(rcv_sel) \
  38. (((rcv_sel) >= PMUX_PIN_RCV_SEL_NORMAL) && \
  39. ((rcv_sel) <= PMUX_PIN_RCV_SEL_HIGH))
  40. #endif /* TEGRA_PMX_HAS_RCV_SEL */
  41. #endif /* TEGRA_PMX_HAS_PIN_IO_BIT_ETC */
  42. #define _R(offset) (u32 *)(NV_PA_APB_MISC_BASE + (offset))
  43. #if defined(CONFIG_TEGRA20)
  44. #define MUX_REG(grp) _R(0x80 + ((tegra_soc_pingroups[grp].ctl_id / 16) * 4))
  45. #define MUX_SHIFT(grp) ((tegra_soc_pingroups[grp].ctl_id % 16) * 2)
  46. #define PULL_REG(grp) _R(0xa0 + ((tegra_soc_pingroups[grp].pull_id / 16) * 4))
  47. #define PULL_SHIFT(grp) ((tegra_soc_pingroups[grp].pull_id % 16) * 2)
  48. #define TRI_REG(grp) _R(0x14 + (((grp) / 32) * 4))
  49. #define TRI_SHIFT(grp) ((grp) % 32)
  50. #else
  51. #define REG(pin) _R(0x3000 + ((pin) * 4))
  52. #define MUX_REG(pin) REG(pin)
  53. #define MUX_SHIFT(pin) 0
  54. #define PULL_REG(pin) REG(pin)
  55. #define PULL_SHIFT(pin) 2
  56. #define TRI_REG(pin) REG(pin)
  57. #define TRI_SHIFT(pin) 4
  58. #endif /* CONFIG_TEGRA20 */
  59. #define DRV_REG(group) _R(0x868 + ((group) * 4))
  60. #define IO_SHIFT 5
  61. #define OD_SHIFT 6
  62. #define LOCK_SHIFT 7
  63. #define IO_RESET_SHIFT 8
  64. #define RCV_SEL_SHIFT 9
  65. #if !defined(CONFIG_TEGRA20) && !defined(CONFIG_TEGRA30)
  66. /* This register/field only exists on Tegra114 and later */
  67. #define APB_MISC_PP_PINMUX_GLOBAL_0 0x40
  68. #define CLAMP_INPUTS_WHEN_TRISTATED 1
  69. void pinmux_set_tristate_input_clamping(void)
  70. {
  71. u32 *reg = _R(APB_MISC_PP_PINMUX_GLOBAL_0);
  72. u32 val;
  73. val = readl(reg);
  74. val |= CLAMP_INPUTS_WHEN_TRISTATED;
  75. writel(val, reg);
  76. }
  77. #endif
  78. void pinmux_set_func(enum pmux_pingrp pin, enum pmux_func func)
  79. {
  80. u32 *reg = MUX_REG(pin);
  81. int i, mux = -1;
  82. u32 val;
  83. if (func == PMUX_FUNC_DEFAULT)
  84. return;
  85. /* Error check on pin and func */
  86. assert(pmux_pingrp_isvalid(pin));
  87. assert(pmux_func_isvalid(func));
  88. if (func >= PMUX_FUNC_RSVD1) {
  89. mux = (func - PMUX_FUNC_RSVD1) & 3;
  90. } else {
  91. /* Search for the appropriate function */
  92. for (i = 0; i < 4; i++) {
  93. if (tegra_soc_pingroups[pin].funcs[i] == func) {
  94. mux = i;
  95. break;
  96. }
  97. }
  98. }
  99. assert(mux != -1);
  100. val = readl(reg);
  101. val &= ~(3 << MUX_SHIFT(pin));
  102. val |= (mux << MUX_SHIFT(pin));
  103. writel(val, reg);
  104. }
  105. void pinmux_set_pullupdown(enum pmux_pingrp pin, enum pmux_pull pupd)
  106. {
  107. u32 *reg = PULL_REG(pin);
  108. u32 val;
  109. /* Error check on pin and pupd */
  110. assert(pmux_pingrp_isvalid(pin));
  111. assert(pmux_pin_pupd_isvalid(pupd));
  112. val = readl(reg);
  113. val &= ~(3 << PULL_SHIFT(pin));
  114. val |= (pupd << PULL_SHIFT(pin));
  115. writel(val, reg);
  116. }
  117. static void pinmux_set_tristate(enum pmux_pingrp pin, int tri)
  118. {
  119. u32 *reg = TRI_REG(pin);
  120. u32 val;
  121. /* Error check on pin */
  122. assert(pmux_pingrp_isvalid(pin));
  123. assert(pmux_pin_tristate_isvalid(tri));
  124. val = readl(reg);
  125. if (tri == PMUX_TRI_TRISTATE)
  126. val |= (1 << TRI_SHIFT(pin));
  127. else
  128. val &= ~(1 << TRI_SHIFT(pin));
  129. writel(val, reg);
  130. }
  131. void pinmux_tristate_enable(enum pmux_pingrp pin)
  132. {
  133. pinmux_set_tristate(pin, PMUX_TRI_TRISTATE);
  134. }
  135. void pinmux_tristate_disable(enum pmux_pingrp pin)
  136. {
  137. pinmux_set_tristate(pin, PMUX_TRI_NORMAL);
  138. }
  139. #ifdef TEGRA_PMX_HAS_PIN_IO_BIT_ETC
  140. void pinmux_set_io(enum pmux_pingrp pin, enum pmux_pin_io io)
  141. {
  142. u32 *reg = REG(pin);
  143. u32 val;
  144. if (io == PMUX_PIN_NONE)
  145. return;
  146. /* Error check on pin and io */
  147. assert(pmux_pingrp_isvalid(pin));
  148. assert(pmux_pin_io_isvalid(io));
  149. val = readl(reg);
  150. if (io == PMUX_PIN_INPUT)
  151. val |= (io & 1) << IO_SHIFT;
  152. else
  153. val &= ~(1 << IO_SHIFT);
  154. writel(val, reg);
  155. }
  156. static void pinmux_set_lock(enum pmux_pingrp pin, enum pmux_pin_lock lock)
  157. {
  158. u32 *reg = REG(pin);
  159. u32 val;
  160. if (lock == PMUX_PIN_LOCK_DEFAULT)
  161. return;
  162. /* Error check on pin and lock */
  163. assert(pmux_pingrp_isvalid(pin));
  164. assert(pmux_pin_lock_isvalid(lock));
  165. val = readl(reg);
  166. if (lock == PMUX_PIN_LOCK_ENABLE) {
  167. val |= (1 << LOCK_SHIFT);
  168. } else {
  169. if (val & (1 << LOCK_SHIFT))
  170. printf("%s: Cannot clear LOCK bit!\n", __func__);
  171. val &= ~(1 << LOCK_SHIFT);
  172. }
  173. writel(val, reg);
  174. return;
  175. }
  176. static void pinmux_set_od(enum pmux_pingrp pin, enum pmux_pin_od od)
  177. {
  178. u32 *reg = REG(pin);
  179. u32 val;
  180. if (od == PMUX_PIN_OD_DEFAULT)
  181. return;
  182. /* Error check on pin and od */
  183. assert(pmux_pingrp_isvalid(pin));
  184. assert(pmux_pin_od_isvalid(od));
  185. val = readl(reg);
  186. if (od == PMUX_PIN_OD_ENABLE)
  187. val |= (1 << OD_SHIFT);
  188. else
  189. val &= ~(1 << OD_SHIFT);
  190. writel(val, reg);
  191. return;
  192. }
  193. static void pinmux_set_ioreset(enum pmux_pingrp pin,
  194. enum pmux_pin_ioreset ioreset)
  195. {
  196. u32 *reg = REG(pin);
  197. u32 val;
  198. if (ioreset == PMUX_PIN_IO_RESET_DEFAULT)
  199. return;
  200. /* Error check on pin and ioreset */
  201. assert(pmux_pingrp_isvalid(pin));
  202. assert(pmux_pin_ioreset_isvalid(ioreset));
  203. val = readl(reg);
  204. if (ioreset == PMUX_PIN_IO_RESET_ENABLE)
  205. val |= (1 << IO_RESET_SHIFT);
  206. else
  207. val &= ~(1 << IO_RESET_SHIFT);
  208. writel(val, reg);
  209. return;
  210. }
  211. #ifdef TEGRA_PMX_HAS_RCV_SEL
  212. static void pinmux_set_rcv_sel(enum pmux_pingrp pin,
  213. enum pmux_pin_rcv_sel rcv_sel)
  214. {
  215. u32 *reg = REG(pin);
  216. u32 val;
  217. if (rcv_sel == PMUX_PIN_RCV_SEL_DEFAULT)
  218. return;
  219. /* Error check on pin and rcv_sel */
  220. assert(pmux_pingrp_isvalid(pin));
  221. assert(pmux_pin_rcv_sel_isvalid(rcv_sel));
  222. val = readl(reg);
  223. if (rcv_sel == PMUX_PIN_RCV_SEL_HIGH)
  224. val |= (1 << RCV_SEL_SHIFT);
  225. else
  226. val &= ~(1 << RCV_SEL_SHIFT);
  227. writel(val, reg);
  228. return;
  229. }
  230. #endif /* TEGRA_PMX_HAS_RCV_SEL */
  231. #endif /* TEGRA_PMX_HAS_PIN_IO_BIT_ETC */
  232. static void pinmux_config_pingrp(const struct pmux_pingrp_config *config)
  233. {
  234. enum pmux_pingrp pin = config->pingrp;
  235. pinmux_set_func(pin, config->func);
  236. pinmux_set_pullupdown(pin, config->pull);
  237. pinmux_set_tristate(pin, config->tristate);
  238. #ifdef TEGRA_PMX_HAS_PIN_IO_BIT_ETC
  239. pinmux_set_io(pin, config->io);
  240. pinmux_set_lock(pin, config->lock);
  241. pinmux_set_od(pin, config->od);
  242. pinmux_set_ioreset(pin, config->ioreset);
  243. #ifdef TEGRA_PMX_HAS_RCV_SEL
  244. pinmux_set_rcv_sel(pin, config->rcv_sel);
  245. #endif
  246. #endif
  247. }
  248. void pinmux_config_pingrp_table(const struct pmux_pingrp_config *config,
  249. int len)
  250. {
  251. int i;
  252. for (i = 0; i < len; i++)
  253. pinmux_config_pingrp(&config[i]);
  254. }
  255. #ifdef TEGRA_PMX_HAS_DRVGRPS
  256. #define pmux_drvgrp_isvalid(pd) (((pd) >= 0) && ((pd) < PMUX_DRVGRP_COUNT))
  257. #define pmux_slw_isvalid(slw) \
  258. (((slw) >= PMUX_SLWF_MIN) && ((slw) <= PMUX_SLWF_MAX))
  259. #define pmux_drv_isvalid(drv) \
  260. (((drv) >= PMUX_DRVUP_MIN) && ((drv) <= PMUX_DRVUP_MAX))
  261. #define pmux_lpmd_isvalid(lpm) \
  262. (((lpm) >= PMUX_LPMD_X8) && ((lpm) <= PMUX_LPMD_X))
  263. #define pmux_schmt_isvalid(schmt) \
  264. (((schmt) >= PMUX_SCHMT_DISABLE) && ((schmt) <= PMUX_SCHMT_ENABLE))
  265. #define pmux_hsm_isvalid(hsm) \
  266. (((hsm) >= PMUX_HSM_DISABLE) && ((hsm) <= PMUX_HSM_ENABLE))
  267. #define HSM_SHIFT 2
  268. #define SCHMT_SHIFT 3
  269. #define LPMD_SHIFT 4
  270. #define LPMD_MASK (3 << LPMD_SHIFT)
  271. #define DRVDN_SHIFT 12
  272. #define DRVDN_MASK (0x7F << DRVDN_SHIFT)
  273. #define DRVUP_SHIFT 20
  274. #define DRVUP_MASK (0x7F << DRVUP_SHIFT)
  275. #define SLWR_SHIFT 28
  276. #define SLWR_MASK (3 << SLWR_SHIFT)
  277. #define SLWF_SHIFT 30
  278. #define SLWF_MASK (3 << SLWF_SHIFT)
  279. static void pinmux_set_drvup_slwf(enum pmux_drvgrp grp, int slwf)
  280. {
  281. u32 *reg = DRV_REG(grp);
  282. u32 val;
  283. /* NONE means unspecified/do not change/use POR value */
  284. if (slwf == PMUX_SLWF_NONE)
  285. return;
  286. /* Error check on pad and slwf */
  287. assert(pmux_drvgrp_isvalid(grp));
  288. assert(pmux_slw_isvalid(slwf));
  289. val = readl(reg);
  290. val &= ~SLWF_MASK;
  291. val |= (slwf << SLWF_SHIFT);
  292. writel(val, reg);
  293. return;
  294. }
  295. static void pinmux_set_drvdn_slwr(enum pmux_drvgrp grp, int slwr)
  296. {
  297. u32 *reg = DRV_REG(grp);
  298. u32 val;
  299. /* NONE means unspecified/do not change/use POR value */
  300. if (slwr == PMUX_SLWR_NONE)
  301. return;
  302. /* Error check on pad and slwr */
  303. assert(pmux_drvgrp_isvalid(grp));
  304. assert(pmux_slw_isvalid(slwr));
  305. val = readl(reg);
  306. val &= ~SLWR_MASK;
  307. val |= (slwr << SLWR_SHIFT);
  308. writel(val, reg);
  309. return;
  310. }
  311. static void pinmux_set_drvup(enum pmux_drvgrp grp, int drvup)
  312. {
  313. u32 *reg = DRV_REG(grp);
  314. u32 val;
  315. /* NONE means unspecified/do not change/use POR value */
  316. if (drvup == PMUX_DRVUP_NONE)
  317. return;
  318. /* Error check on pad and drvup */
  319. assert(pmux_drvgrp_isvalid(grp));
  320. assert(pmux_drv_isvalid(drvup));
  321. val = readl(reg);
  322. val &= ~DRVUP_MASK;
  323. val |= (drvup << DRVUP_SHIFT);
  324. writel(val, reg);
  325. return;
  326. }
  327. static void pinmux_set_drvdn(enum pmux_drvgrp grp, int drvdn)
  328. {
  329. u32 *reg = DRV_REG(grp);
  330. u32 val;
  331. /* NONE means unspecified/do not change/use POR value */
  332. if (drvdn == PMUX_DRVDN_NONE)
  333. return;
  334. /* Error check on pad and drvdn */
  335. assert(pmux_drvgrp_isvalid(grp));
  336. assert(pmux_drv_isvalid(drvdn));
  337. val = readl(reg);
  338. val &= ~DRVDN_MASK;
  339. val |= (drvdn << DRVDN_SHIFT);
  340. writel(val, reg);
  341. return;
  342. }
  343. static void pinmux_set_lpmd(enum pmux_drvgrp grp, enum pmux_lpmd lpmd)
  344. {
  345. u32 *reg = DRV_REG(grp);
  346. u32 val;
  347. /* NONE means unspecified/do not change/use POR value */
  348. if (lpmd == PMUX_LPMD_NONE)
  349. return;
  350. /* Error check pad and lpmd value */
  351. assert(pmux_drvgrp_isvalid(grp));
  352. assert(pmux_lpmd_isvalid(lpmd));
  353. val = readl(reg);
  354. val &= ~LPMD_MASK;
  355. val |= (lpmd << LPMD_SHIFT);
  356. writel(val, reg);
  357. return;
  358. }
  359. static void pinmux_set_schmt(enum pmux_drvgrp grp, enum pmux_schmt schmt)
  360. {
  361. u32 *reg = DRV_REG(grp);
  362. u32 val;
  363. /* NONE means unspecified/do not change/use POR value */
  364. if (schmt == PMUX_SCHMT_NONE)
  365. return;
  366. /* Error check pad */
  367. assert(pmux_drvgrp_isvalid(grp));
  368. assert(pmux_schmt_isvalid(schmt));
  369. val = readl(reg);
  370. if (schmt == PMUX_SCHMT_ENABLE)
  371. val |= (1 << SCHMT_SHIFT);
  372. else
  373. val &= ~(1 << SCHMT_SHIFT);
  374. writel(val, reg);
  375. return;
  376. }
  377. static void pinmux_set_hsm(enum pmux_drvgrp grp, enum pmux_hsm hsm)
  378. {
  379. u32 *reg = DRV_REG(grp);
  380. u32 val;
  381. /* NONE means unspecified/do not change/use POR value */
  382. if (hsm == PMUX_HSM_NONE)
  383. return;
  384. /* Error check pad */
  385. assert(pmux_drvgrp_isvalid(grp));
  386. assert(pmux_hsm_isvalid(hsm));
  387. val = readl(reg);
  388. if (hsm == PMUX_HSM_ENABLE)
  389. val |= (1 << HSM_SHIFT);
  390. else
  391. val &= ~(1 << HSM_SHIFT);
  392. writel(val, reg);
  393. return;
  394. }
  395. static void pinmux_config_drvgrp(const struct pmux_drvgrp_config *config)
  396. {
  397. enum pmux_drvgrp grp = config->drvgrp;
  398. pinmux_set_drvup_slwf(grp, config->slwf);
  399. pinmux_set_drvdn_slwr(grp, config->slwr);
  400. pinmux_set_drvup(grp, config->drvup);
  401. pinmux_set_drvdn(grp, config->drvdn);
  402. pinmux_set_lpmd(grp, config->lpmd);
  403. pinmux_set_schmt(grp, config->schmt);
  404. pinmux_set_hsm(grp, config->hsm);
  405. }
  406. void pinmux_config_drvgrp_table(const struct pmux_drvgrp_config *config,
  407. int len)
  408. {
  409. int i;
  410. for (i = 0; i < len; i++)
  411. pinmux_config_drvgrp(&config[i]);
  412. }
  413. #endif /* TEGRA_PMX_HAS_DRVGRPS */