generic.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * (C) Copyright 2009 DENX Software Engineering
  3. * Author: John Rigby <jrigby@gmail.com>
  4. *
  5. * Based on mx27/generic.c:
  6. * Copyright (c) 2008 Eric Jarrige <eric.jarrige@armadeus.org>
  7. * Copyright (c) 2009 Ilya Yanok <yanok@emcraft.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <div64.h>
  13. #include <netdev.h>
  14. #include <asm/io.h>
  15. #include <asm/arch/imx-regs.h>
  16. #include <asm/arch/clock.h>
  17. #ifdef CONFIG_FSL_ESDHC
  18. #include <fsl_esdhc.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. #endif
  21. /*
  22. * get the system pll clock in Hz
  23. *
  24. * mfi + mfn / (mfd +1)
  25. * f = 2 * f_ref * --------------------
  26. * pd + 1
  27. */
  28. static unsigned int imx_decode_pll(unsigned int pll, unsigned int f_ref)
  29. {
  30. unsigned int mfi = (pll >> CCM_PLL_MFI_SHIFT)
  31. & CCM_PLL_MFI_MASK;
  32. int mfn = (pll >> CCM_PLL_MFN_SHIFT)
  33. & CCM_PLL_MFN_MASK;
  34. unsigned int mfd = (pll >> CCM_PLL_MFD_SHIFT)
  35. & CCM_PLL_MFD_MASK;
  36. unsigned int pd = (pll >> CCM_PLL_PD_SHIFT)
  37. & CCM_PLL_PD_MASK;
  38. mfi = mfi <= 5 ? 5 : mfi;
  39. mfn = mfn >= 512 ? mfn - 1024 : mfn;
  40. mfd += 1;
  41. pd += 1;
  42. return lldiv(2 * (u64) f_ref * (mfi * mfd + mfn),
  43. mfd * pd);
  44. }
  45. static ulong imx_get_mpllclk(void)
  46. {
  47. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  48. ulong fref = MXC_HCLK;
  49. return imx_decode_pll(readl(&ccm->mpctl), fref);
  50. }
  51. static ulong imx_get_armclk(void)
  52. {
  53. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  54. ulong cctl = readl(&ccm->cctl);
  55. ulong fref = imx_get_mpllclk();
  56. ulong div;
  57. if (cctl & CCM_CCTL_ARM_SRC)
  58. fref = lldiv((u64) fref * 3, 4);
  59. div = ((cctl >> CCM_CCTL_ARM_DIV_SHIFT)
  60. & CCM_CCTL_ARM_DIV_MASK) + 1;
  61. return fref / div;
  62. }
  63. static ulong imx_get_ahbclk(void)
  64. {
  65. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  66. ulong cctl = readl(&ccm->cctl);
  67. ulong fref = imx_get_armclk();
  68. ulong div;
  69. div = ((cctl >> CCM_CCTL_AHB_DIV_SHIFT)
  70. & CCM_CCTL_AHB_DIV_MASK) + 1;
  71. return fref / div;
  72. }
  73. static ulong imx_get_ipgclk(void)
  74. {
  75. return imx_get_ahbclk() / 2;
  76. }
  77. static ulong imx_get_perclk(int clk)
  78. {
  79. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  80. ulong fref = imx_get_ahbclk();
  81. ulong div;
  82. div = readl(&ccm->pcdr[CCM_PERCLK_REG(clk)]);
  83. div = ((div >> CCM_PERCLK_SHIFT(clk)) & CCM_PERCLK_MASK) + 1;
  84. return fref / div;
  85. }
  86. unsigned int mxc_get_clock(enum mxc_clock clk)
  87. {
  88. if (clk >= MXC_CLK_NUM)
  89. return -1;
  90. switch (clk) {
  91. case MXC_ARM_CLK:
  92. return imx_get_armclk();
  93. case MXC_AHB_CLK:
  94. return imx_get_ahbclk();
  95. case MXC_IPG_CLK:
  96. case MXC_CSPI_CLK:
  97. case MXC_FEC_CLK:
  98. return imx_get_ipgclk();
  99. default:
  100. return imx_get_perclk(clk);
  101. }
  102. }
  103. u32 get_cpu_rev(void)
  104. {
  105. u32 srev;
  106. u32 system_rev = 0x25000;
  107. /* read SREV register from IIM module */
  108. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  109. srev = readl(&iim->iim_srev);
  110. switch (srev) {
  111. case 0x00:
  112. system_rev |= CHIP_REV_1_0;
  113. break;
  114. case 0x01:
  115. system_rev |= CHIP_REV_1_1;
  116. break;
  117. case 0x02:
  118. system_rev |= CHIP_REV_1_2;
  119. break;
  120. default:
  121. system_rev |= 0x8000;
  122. break;
  123. }
  124. return system_rev;
  125. }
  126. #if defined(CONFIG_DISPLAY_CPUINFO)
  127. static char *get_reset_cause(void)
  128. {
  129. /* read RCSR register from CCM module */
  130. struct ccm_regs *ccm =
  131. (struct ccm_regs *)IMX_CCM_BASE;
  132. u32 cause = readl(&ccm->rcsr) & 0x0f;
  133. if (cause == 0)
  134. return "POR";
  135. else if (cause == 1)
  136. return "RST";
  137. else if ((cause & 2) == 2)
  138. return "WDOG";
  139. else if ((cause & 4) == 4)
  140. return "SW RESET";
  141. else if ((cause & 8) == 8)
  142. return "JTAG";
  143. else
  144. return "unknown reset";
  145. }
  146. int print_cpuinfo(void)
  147. {
  148. char buf[32];
  149. u32 cpurev = get_cpu_rev();
  150. printf("CPU: Freescale i.MX25 rev%d.%d%s at %s MHz\n",
  151. (cpurev & 0xF0) >> 4, (cpurev & 0x0F),
  152. ((cpurev & 0x8000) ? " unknown" : ""),
  153. strmhz(buf, imx_get_armclk()));
  154. printf("Reset cause: %s\n\n", get_reset_cause());
  155. return 0;
  156. }
  157. #endif
  158. void enable_caches(void)
  159. {
  160. #ifndef CONFIG_SYS_DCACHE_OFF
  161. /* Enable D-cache. I-cache is already enabled in start.S */
  162. dcache_enable();
  163. #endif
  164. }
  165. #if defined(CONFIG_FEC_MXC)
  166. /*
  167. * Initializes on-chip ethernet controllers.
  168. * to override, implement board_eth_init()
  169. */
  170. int cpu_eth_init(bd_t *bis)
  171. {
  172. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  173. ulong val;
  174. val = readl(&ccm->cgr0);
  175. val |= (1 << 23);
  176. writel(val, &ccm->cgr0);
  177. return fecmxc_initialize(bis);
  178. }
  179. #endif
  180. int get_clocks(void)
  181. {
  182. #ifdef CONFIG_FSL_ESDHC
  183. #if CONFIG_SYS_FSL_ESDHC_ADDR == IMX_MMC_SDHC2_BASE
  184. gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  185. #else
  186. gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
  187. #endif
  188. #endif
  189. return 0;
  190. }
  191. #ifdef CONFIG_FSL_ESDHC
  192. /*
  193. * Initializes on-chip MMC controllers.
  194. * to override, implement board_mmc_init()
  195. */
  196. int cpu_mmc_init(bd_t *bis)
  197. {
  198. return fsl_esdhc_mmc_init(bis);
  199. }
  200. #endif
  201. #ifdef CONFIG_FEC_MXC
  202. void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
  203. {
  204. int i;
  205. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  206. struct fuse_bank *bank = &iim->bank[0];
  207. struct fuse_bank0_regs *fuse =
  208. (struct fuse_bank0_regs *)bank->fuse_regs;
  209. for (i = 0; i < 6; i++)
  210. mac[i] = readl(&fuse->mac_addr[i]) & 0xff;
  211. }
  212. #endif /* CONFIG_FEC_MXC */