config.h 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #ifndef _ASM_CONFIG_H_
  21. #define _ASM_CONFIG_H_
  22. #define CONFIG_LMB
  23. #define CONFIG_SYS_BOOT_RAMDISK_HIGH
  24. #define CONFIG_SYS_BOOT_GET_CMDLINE
  25. #define CONFIG_SYS_BOOT_GET_KBD
  26. #ifndef CONFIG_MAX_MEM_MAPPED
  27. #if defined(CONFIG_4xx) || defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
  28. #define CONFIG_MAX_MEM_MAPPED ((phys_size_t)2 << 30)
  29. #else
  30. #define CONFIG_MAX_MEM_MAPPED (256 << 20)
  31. #endif
  32. #endif
  33. /* Check if boards need to enable FSL DMA engine for SDRAM init */
  34. #if !defined(CONFIG_FSL_DMA) && defined(CONFIG_DDR_ECC)
  35. #if (defined(CONFIG_MPC83xx) && defined(CONFIG_DDR_ECC_INIT_VIA_DMA)) || \
  36. ((defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)) && \
  37. !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER))
  38. #define CONFIG_FSL_DMA
  39. #endif
  40. #endif
  41. #if defined(CONFIG_MPC8572) || defined(CONFIG_P1020) || \
  42. defined(CONFIG_P1021) || defined(CONFIG_P1022) || \
  43. defined(CONFIG_P2020) || defined(CONFIG_MPC8641)
  44. #define CONFIG_MAX_CPUS 2
  45. #elif defined(CONFIG_PPC_P2040)
  46. #define CONFIG_MAX_CPUS 4
  47. #elif defined(CONFIG_PPC_P3041)
  48. #define CONFIG_MAX_CPUS 4
  49. #elif defined(CONFIG_PPC_P4080)
  50. #define CONFIG_MAX_CPUS 8
  51. #elif defined(CONFIG_PPC_P5020)
  52. #define CONFIG_MAX_CPUS 2
  53. #else
  54. #define CONFIG_MAX_CPUS 1
  55. #endif
  56. /*
  57. * Provide a default boot page translation virtual address that lines up with
  58. * Freescale's default e500 reset page.
  59. */
  60. #if (defined(CONFIG_E500) && defined(CONFIG_MP))
  61. #ifndef CONFIG_BPTR_VIRT_ADDR
  62. #define CONFIG_BPTR_VIRT_ADDR 0xfffff000
  63. #endif
  64. #endif
  65. /* Enable TSEC2.0 for the platforms that have it if we are using TSEC */
  66. #if defined(CONFIG_TSEC_ENET) && \
  67. (defined(CONFIG_P1010) || defined(CONFIG_P1014) || \
  68. defined(CONFIG_P1020) || defined(CONFIG_P1011))
  69. #define CONFIG_TSECV2
  70. #endif
  71. /*
  72. * SEC (crypto unit) major compatible version determination
  73. */
  74. #if defined(CONFIG_FSL_CORENET) || \
  75. defined(CONFIG_P1010) || defined(CONFIG_P1014)
  76. #define CONFIG_SYS_FSL_SEC_COMPAT 4
  77. #elif defined(CONFIG_MPC85xx) || defined(CONFIG_MPC83xx)
  78. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  79. #endif
  80. /* Number of TLB CAM entries we have on FSL Book-E chips */
  81. #if defined(CONFIG_E500MC)
  82. #define CONFIG_SYS_NUM_TLBCAMS 64
  83. #elif defined(CONFIG_E500)
  84. #define CONFIG_SYS_NUM_TLBCAMS 16
  85. #endif
  86. /* Since so many PPC SOCs have a semi-common LBC, define this here */
  87. #if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx) || \
  88. defined(CONFIG_MPC83xx)
  89. #define CONFIG_FSL_LBC
  90. #endif
  91. /* All PPC boards must swap IDE bytes */
  92. #define CONFIG_IDE_SWAP_IO
  93. #endif /* _ASM_CONFIG_H_ */