ti_qspi.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * TI QSPI driver
  3. *
  4. * Copyright (C) 2013, Texas Instruments, Incorporated
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/omap.h>
  11. #include <malloc.h>
  12. #include <spi.h>
  13. #include <asm/gpio.h>
  14. #include <asm/omap_gpio.h>
  15. /* ti qpsi register bit masks */
  16. #define QSPI_TIMEOUT 2000000
  17. #define QSPI_FCLK 192000000
  18. /* clock control */
  19. #define QSPI_CLK_EN (1 << 31)
  20. #define QSPI_CLK_DIV_MAX 0xffff
  21. /* command */
  22. #define QSPI_EN_CS(n) (n << 28)
  23. #define QSPI_WLEN(n) ((n-1) << 19)
  24. #define QSPI_3_PIN (1 << 18)
  25. #define QSPI_RD_SNGL (1 << 16)
  26. #define QSPI_WR_SNGL (2 << 16)
  27. #define QSPI_INVAL (4 << 16)
  28. #define QSPI_RD_QUAD (7 << 16)
  29. /* device control */
  30. #define QSPI_DD(m, n) (m << (3 + n*8))
  31. #define QSPI_CKPHA(n) (1 << (2 + n*8))
  32. #define QSPI_CSPOL(n) (1 << (1 + n*8))
  33. #define QSPI_CKPOL(n) (1 << (n*8))
  34. /* status */
  35. #define QSPI_WC (1 << 1)
  36. #define QSPI_BUSY (1 << 0)
  37. #define QSPI_WC_BUSY (QSPI_WC | QSPI_BUSY)
  38. #define QSPI_XFER_DONE QSPI_WC
  39. #define MM_SWITCH 0x01
  40. #define MEM_CS 0x100
  41. #define MEM_CS_UNSELECT 0xfffff0ff
  42. #define MMAP_START_ADDR_DRA 0x5c000000
  43. #define MMAP_START_ADDR_AM43x 0x30000000
  44. #define CORE_CTRL_IO 0x4a002558
  45. #define QSPI_CMD_READ (0x3 << 0)
  46. #define QSPI_CMD_READ_QUAD (0x6b << 0)
  47. #define QSPI_CMD_READ_FAST (0x0b << 0)
  48. #define QSPI_SETUP0_NUM_A_BYTES (0x2 << 8)
  49. #define QSPI_SETUP0_NUM_D_BYTES_NO_BITS (0x0 << 10)
  50. #define QSPI_SETUP0_NUM_D_BYTES_8_BITS (0x1 << 10)
  51. #define QSPI_SETUP0_READ_NORMAL (0x0 << 12)
  52. #define QSPI_SETUP0_READ_QUAD (0x3 << 12)
  53. #define QSPI_CMD_WRITE (0x2 << 16)
  54. #define QSPI_NUM_DUMMY_BITS (0x0 << 24)
  55. /* ti qspi register set */
  56. struct ti_qspi_regs {
  57. u32 pid;
  58. u32 pad0[3];
  59. u32 sysconfig;
  60. u32 pad1[3];
  61. u32 int_stat_raw;
  62. u32 int_stat_en;
  63. u32 int_en_set;
  64. u32 int_en_ctlr;
  65. u32 intc_eoi;
  66. u32 pad2[3];
  67. u32 clk_ctrl;
  68. u32 dc;
  69. u32 cmd;
  70. u32 status;
  71. u32 data;
  72. u32 setup0;
  73. u32 setup1;
  74. u32 setup2;
  75. u32 setup3;
  76. u32 memswitch;
  77. u32 data1;
  78. u32 data2;
  79. u32 data3;
  80. };
  81. /* ti qspi slave */
  82. struct ti_qspi_slave {
  83. struct spi_slave slave;
  84. struct ti_qspi_regs *base;
  85. unsigned int mode;
  86. u32 cmd;
  87. u32 dc;
  88. };
  89. static inline struct ti_qspi_slave *to_ti_qspi_slave(struct spi_slave *slave)
  90. {
  91. return container_of(slave, struct ti_qspi_slave, slave);
  92. }
  93. static void ti_spi_setup_spi_register(struct ti_qspi_slave *qslave)
  94. {
  95. struct spi_slave *slave = &qslave->slave;
  96. u32 memval = 0;
  97. #if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
  98. slave->memory_map = (void *)MMAP_START_ADDR_DRA;
  99. #else
  100. slave->memory_map = (void *)MMAP_START_ADDR_AM43x;
  101. slave->op_mode_rx = 8;
  102. #endif
  103. #ifdef CONFIG_QSPI_QUAD_SUPPORT
  104. memval |= (QSPI_CMD_READ_QUAD | QSPI_SETUP0_NUM_A_BYTES |
  105. QSPI_SETUP0_NUM_D_BYTES_8_BITS |
  106. QSPI_SETUP0_READ_QUAD | QSPI_CMD_WRITE |
  107. QSPI_NUM_DUMMY_BITS);
  108. #else
  109. memval |= QSPI_CMD_READ | QSPI_SETUP0_NUM_A_BYTES |
  110. QSPI_SETUP0_NUM_D_BYTES_NO_BITS |
  111. QSPI_SETUP0_READ_NORMAL | QSPI_CMD_WRITE |
  112. QSPI_NUM_DUMMY_BITS;
  113. #endif
  114. writel(memval, &qslave->base->setup0);
  115. }
  116. static void ti_spi_set_speed(struct spi_slave *slave, uint hz)
  117. {
  118. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  119. uint clk_div;
  120. debug("ti_spi_set_speed: hz: %d, clock divider %d\n", hz, clk_div);
  121. if (!hz)
  122. clk_div = 0;
  123. else
  124. clk_div = (QSPI_FCLK / hz) - 1;
  125. /* disable SCLK */
  126. writel(readl(&qslave->base->clk_ctrl) & ~QSPI_CLK_EN,
  127. &qslave->base->clk_ctrl);
  128. /* assign clk_div values */
  129. if (clk_div < 0)
  130. clk_div = 0;
  131. else if (clk_div > QSPI_CLK_DIV_MAX)
  132. clk_div = QSPI_CLK_DIV_MAX;
  133. /* enable SCLK */
  134. writel(QSPI_CLK_EN | clk_div, &qslave->base->clk_ctrl);
  135. }
  136. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  137. {
  138. return 1;
  139. }
  140. void spi_cs_activate(struct spi_slave *slave)
  141. {
  142. /* CS handled in xfer */
  143. return;
  144. }
  145. void spi_cs_deactivate(struct spi_slave *slave)
  146. {
  147. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  148. debug("spi_cs_deactivate: 0x%08x\n", (u32)slave);
  149. writel(qslave->cmd | QSPI_INVAL, &qslave->base->cmd);
  150. }
  151. void spi_init(void)
  152. {
  153. /* nothing to do */
  154. }
  155. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  156. unsigned int max_hz, unsigned int mode)
  157. {
  158. struct ti_qspi_slave *qslave;
  159. #ifdef CONFIG_AM43XX
  160. gpio_request(CONFIG_QSPI_SEL_GPIO, "qspi_gpio");
  161. gpio_direction_output(CONFIG_QSPI_SEL_GPIO, 1);
  162. #endif
  163. qslave = spi_alloc_slave(struct ti_qspi_slave, bus, cs);
  164. if (!qslave) {
  165. printf("SPI_error: Fail to allocate ti_qspi_slave\n");
  166. return NULL;
  167. }
  168. qslave->base = (struct ti_qspi_regs *)QSPI_BASE;
  169. qslave->mode = mode;
  170. ti_spi_set_speed(&qslave->slave, max_hz);
  171. #ifdef CONFIG_TI_SPI_MMAP
  172. ti_spi_setup_spi_register(qslave);
  173. #endif
  174. return &qslave->slave;
  175. }
  176. void spi_free_slave(struct spi_slave *slave)
  177. {
  178. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  179. free(qslave);
  180. }
  181. int spi_claim_bus(struct spi_slave *slave)
  182. {
  183. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  184. debug("spi_claim_bus: bus:%i cs:%i\n", slave->bus, slave->cs);
  185. qslave->dc = 0;
  186. if (qslave->mode & SPI_CPHA)
  187. qslave->dc |= QSPI_CKPHA(slave->cs);
  188. if (qslave->mode & SPI_CPOL)
  189. qslave->dc |= QSPI_CKPOL(slave->cs);
  190. if (qslave->mode & SPI_CS_HIGH)
  191. qslave->dc |= QSPI_CSPOL(slave->cs);
  192. writel(qslave->dc, &qslave->base->dc);
  193. writel(0, &qslave->base->cmd);
  194. writel(0, &qslave->base->data);
  195. return 0;
  196. }
  197. void spi_release_bus(struct spi_slave *slave)
  198. {
  199. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  200. debug("spi_release_bus: bus:%i cs:%i\n", slave->bus, slave->cs);
  201. writel(0, &qslave->base->dc);
  202. writel(0, &qslave->base->cmd);
  203. writel(0, &qslave->base->data);
  204. }
  205. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  206. void *din, unsigned long flags)
  207. {
  208. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  209. uint words = bitlen >> 3; /* fixed 8-bit word length */
  210. const uchar *txp = dout;
  211. uchar *rxp = din;
  212. uint status;
  213. int timeout;
  214. #if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
  215. int val;
  216. #endif
  217. debug("spi_xfer: bus:%i cs:%i bitlen:%i words:%i flags:%lx\n",
  218. slave->bus, slave->cs, bitlen, words, flags);
  219. /* Setup mmap flags */
  220. if (flags & SPI_XFER_MMAP) {
  221. writel(MM_SWITCH, &qslave->base->memswitch);
  222. #if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
  223. val = readl(CORE_CTRL_IO);
  224. val |= MEM_CS;
  225. writel(val, CORE_CTRL_IO);
  226. #endif
  227. return 0;
  228. } else if (flags & SPI_XFER_MMAP_END) {
  229. writel(~MM_SWITCH, &qslave->base->memswitch);
  230. #if defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)
  231. val = readl(CORE_CTRL_IO);
  232. val &= MEM_CS_UNSELECT;
  233. writel(val, CORE_CTRL_IO);
  234. #endif
  235. return 0;
  236. }
  237. if (bitlen == 0)
  238. return -1;
  239. if (bitlen % 8) {
  240. debug("spi_xfer: Non byte aligned SPI transfer\n");
  241. return -1;
  242. }
  243. /* Setup command reg */
  244. qslave->cmd = 0;
  245. qslave->cmd |= QSPI_WLEN(8);
  246. qslave->cmd |= QSPI_EN_CS(slave->cs);
  247. if (flags & SPI_3WIRE)
  248. qslave->cmd |= QSPI_3_PIN;
  249. qslave->cmd |= 0xfff;
  250. /* FIXME: This delay is required for successfull
  251. * completion of read/write/erase. Once its root
  252. * caused, it will be remove from the driver.
  253. */
  254. #ifdef CONFIG_AM43XX
  255. udelay(100);
  256. #endif
  257. while (words--) {
  258. if (txp) {
  259. debug("tx cmd %08x dc %08x data %02x\n",
  260. qslave->cmd | QSPI_WR_SNGL, qslave->dc, *txp);
  261. writel(*txp++, &qslave->base->data);
  262. writel(qslave->cmd | QSPI_WR_SNGL,
  263. &qslave->base->cmd);
  264. status = readl(&qslave->base->status);
  265. timeout = QSPI_TIMEOUT;
  266. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  267. if (--timeout < 0) {
  268. printf("spi_xfer: TX timeout!\n");
  269. return -1;
  270. }
  271. status = readl(&qslave->base->status);
  272. }
  273. debug("tx done, status %08x\n", status);
  274. }
  275. if (rxp) {
  276. qslave->cmd |= QSPI_RD_SNGL;
  277. debug("rx cmd %08x dc %08x\n",
  278. qslave->cmd, qslave->dc);
  279. #ifdef CONFIG_DRA7XX
  280. udelay(500);
  281. #endif
  282. writel(qslave->cmd, &qslave->base->cmd);
  283. status = readl(&qslave->base->status);
  284. timeout = QSPI_TIMEOUT;
  285. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  286. if (--timeout < 0) {
  287. printf("spi_xfer: RX timeout!\n");
  288. return -1;
  289. }
  290. status = readl(&qslave->base->status);
  291. }
  292. *rxp++ = readl(&qslave->base->data);
  293. debug("rx done, status %08x, read %02x\n",
  294. status, *(rxp-1));
  295. }
  296. }
  297. /* Terminate frame */
  298. if (flags & SPI_XFER_END)
  299. spi_cs_deactivate(slave);
  300. return 0;
  301. }