pci_sh7751.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * SH7751 PCI Controller (PCIC) for U-Boot.
  3. * (C) Dustin McIntire (dustin@sensoria.com)
  4. * (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <pci.h>
  10. #include <asm/processor.h>
  11. #include <asm/io.h>
  12. #include <asm/pci.h>
  13. /* Register addresses and such */
  14. #define SH7751_BCR1 (vu_long *)0xFF800000
  15. #define SH7751_BCR2 (vu_short *)0xFF800004
  16. #define SH7751_WCR1 (vu_long *)0xFF800008
  17. #define SH7751_WCR2 (vu_long *)0xFF80000C
  18. #define SH7751_WCR3 (vu_long *)0xFF800010
  19. #define SH7751_MCR (vu_long *)0xFF800014
  20. #define SH7751_BCR3 (vu_short *)0xFF800050
  21. #define SH7751_PCICONF0 (vu_long *)0xFE200000
  22. #define SH7751_PCICONF1 (vu_long *)0xFE200004
  23. #define SH7751_PCICONF2 (vu_long *)0xFE200008
  24. #define SH7751_PCICONF3 (vu_long *)0xFE20000C
  25. #define SH7751_PCICONF4 (vu_long *)0xFE200010
  26. #define SH7751_PCICONF5 (vu_long *)0xFE200014
  27. #define SH7751_PCICONF6 (vu_long *)0xFE200018
  28. #define SH7751_PCICR (vu_long *)0xFE200100
  29. #define SH7751_PCILSR0 (vu_long *)0xFE200104
  30. #define SH7751_PCILSR1 (vu_long *)0xFE200108
  31. #define SH7751_PCILAR0 (vu_long *)0xFE20010C
  32. #define SH7751_PCILAR1 (vu_long *)0xFE200110
  33. #define SH7751_PCIMBR (vu_long *)0xFE2001C4
  34. #define SH7751_PCIIOBR (vu_long *)0xFE2001C8
  35. #define SH7751_PCIPINT (vu_long *)0xFE2001CC
  36. #define SH7751_PCIPINTM (vu_long *)0xFE2001D0
  37. #define SH7751_PCICLKR (vu_long *)0xFE2001D4
  38. #define SH7751_PCIBCR1 (vu_long *)0xFE2001E0
  39. #define SH7751_PCIBCR2 (vu_long *)0xFE2001E4
  40. #define SH7751_PCIWCR1 (vu_long *)0xFE2001E8
  41. #define SH7751_PCIWCR2 (vu_long *)0xFE2001EC
  42. #define SH7751_PCIWCR3 (vu_long *)0xFE2001F0
  43. #define SH7751_PCIMCR (vu_long *)0xFE2001F4
  44. #define SH7751_PCIBCR3 (vu_long *)0xFE2001F8
  45. #define BCR1_BREQEN 0x00080000
  46. #define PCI_SH7751_ID 0x35051054
  47. #define PCI_SH7751R_ID 0x350E1054
  48. #define SH7751_PCICONF1_WCC 0x00000080
  49. #define SH7751_PCICONF1_PER 0x00000040
  50. #define SH7751_PCICONF1_BUM 0x00000004
  51. #define SH7751_PCICONF1_MES 0x00000002
  52. #define SH7751_PCICONF1_CMDS 0x000000C6
  53. #define SH7751_PCI_HOST_BRIDGE 0x6
  54. #define SH7751_PCICR_PREFIX 0xa5000000
  55. #define SH7751_PCICR_PRST 0x00000002
  56. #define SH7751_PCICR_CFIN 0x00000001
  57. #define SH7751_PCIPINT_D3 0x00000002
  58. #define SH7751_PCIPINT_D0 0x00000001
  59. #define SH7751_PCICLKR_PREFIX 0xa5000000
  60. #define SH7751_PCI_MEM_BASE 0xFD000000
  61. #define SH7751_PCI_MEM_SIZE 0x01000000
  62. #define SH7751_PCI_IO_BASE 0xFE240000
  63. #define SH7751_PCI_IO_SIZE 0x00040000
  64. #define SH7751_CS3_BASE_ADDR 0x0C000000
  65. #define SH7751_P2CS3_BASE_ADDR 0xAC000000
  66. #define SH7751_PCIPAR (vu_long *)0xFE2001C0
  67. #define SH7751_PCIPDR (vu_long *)0xFE200220
  68. #define p4_in(addr) (*addr)
  69. #define p4_out(data, addr) (*addr) = (data)
  70. /* Double word */
  71. int pci_sh4_read_config_dword(struct pci_controller *hose,
  72. pci_dev_t dev, int offset, u32 *value)
  73. {
  74. u32 par_data = 0x80000000 | dev;
  75. p4_out(par_data | (offset & 0xfc), SH7751_PCIPAR);
  76. *value = p4_in(SH7751_PCIPDR);
  77. return 0;
  78. }
  79. int pci_sh4_write_config_dword(struct pci_controller *hose,
  80. pci_dev_t dev, int offset, u32 value)
  81. {
  82. u32 par_data = 0x80000000 | dev;
  83. p4_out(par_data | (offset & 0xfc), SH7751_PCIPAR);
  84. p4_out(value, SH7751_PCIPDR);
  85. return 0;
  86. }
  87. int pci_sh7751_init(struct pci_controller *hose)
  88. {
  89. /* Double-check that we're a 7751 or 7751R chip */
  90. if (p4_in(SH7751_PCICONF0) != PCI_SH7751_ID
  91. && p4_in(SH7751_PCICONF0) != PCI_SH7751R_ID) {
  92. printf("PCI: Unknown PCI host bridge.\n");
  93. return 1;
  94. }
  95. printf("PCI: SH7751 PCI host bridge found.\n");
  96. /* Double-check some BSC config settings */
  97. /* (Area 3 non-MPX 32-bit, PCI bus pins) */
  98. if ((p4_in(SH7751_BCR1) & 0x20008) == 0x20000) {
  99. printf("SH7751_BCR1 value is wrong(0x%08X)\n",
  100. (unsigned int)p4_in(SH7751_BCR1));
  101. return 2;
  102. }
  103. if ((p4_in(SH7751_BCR2) & 0xC0) != 0xC0) {
  104. printf("SH7751_BCR2 value is wrong(0x%08X)\n",
  105. (unsigned int)p4_in(SH7751_BCR2));
  106. return 3;
  107. }
  108. if (p4_in(SH7751_BCR2) & 0x01) {
  109. printf("SH7751_BCR2 value is wrong(0x%08X)\n",
  110. (unsigned int)p4_in(SH7751_BCR2));
  111. return 4;
  112. }
  113. /* Force BREQEN in BCR1 to allow PCIC access */
  114. p4_out((p4_in(SH7751_BCR1) | BCR1_BREQEN), SH7751_BCR1);
  115. /* Toggle PCI reset pin */
  116. p4_out((SH7751_PCICR_PREFIX | SH7751_PCICR_PRST), SH7751_PCICR);
  117. udelay(32);
  118. p4_out(SH7751_PCICR_PREFIX, SH7751_PCICR);
  119. /* Set cmd bits: WCC, PER, BUM, MES */
  120. /* (Addr/Data stepping, Parity enabled, Bus Master, Memory enabled) */
  121. p4_out(0xfb900047, SH7751_PCICONF1); /* K.Kino */
  122. /* Define this host as the host bridge */
  123. p4_out((SH7751_PCI_HOST_BRIDGE << 24), SH7751_PCICONF2);
  124. /* Force PCI clock(s) on */
  125. p4_out(0, SH7751_PCICLKR);
  126. p4_out(0x03, SH7751_PCICLKR);
  127. /* Clear powerdown IRQs, also mask them (unused) */
  128. p4_out((SH7751_PCIPINT_D0 | SH7751_PCIPINT_D3), SH7751_PCIPINT);
  129. p4_out(0, SH7751_PCIPINTM);
  130. p4_out(0xab000001, SH7751_PCICONF4);
  131. /* Set up target memory mappings (for external DMA access) */
  132. /* Map both P0 and P2 range to Area 3 RAM for ease of use */
  133. p4_out((64 - 1) << 20, SH7751_PCILSR0);
  134. p4_out(SH7751_CS3_BASE_ADDR, SH7751_PCILAR0);
  135. p4_out(0, SH7751_PCILSR1);
  136. p4_out(0, SH7751_PCILAR1);
  137. p4_out(SH7751_CS3_BASE_ADDR, SH7751_PCICONF5);
  138. p4_out(0xd0000000, SH7751_PCICONF6);
  139. /* Map memory window to same address on PCI bus */
  140. p4_out(SH7751_PCI_MEM_BASE, SH7751_PCIMBR);
  141. /* Map IO window to same address on PCI bus */
  142. p4_out(0x2000 & 0xfffc0000, SH7751_PCIIOBR);
  143. /* set BREQEN */
  144. p4_out(inl(SH7751_BCR1) | 0x00080000, SH7751_BCR1);
  145. /* Copy BSC registers into PCI BSC */
  146. p4_out(inl(SH7751_BCR1), SH7751_PCIBCR1);
  147. p4_out(inw(SH7751_BCR2), SH7751_PCIBCR2);
  148. p4_out(inw(SH7751_BCR3), SH7751_PCIBCR3);
  149. p4_out(inl(SH7751_WCR1), SH7751_PCIWCR1);
  150. p4_out(inl(SH7751_WCR2), SH7751_PCIWCR2);
  151. p4_out(inl(SH7751_WCR3), SH7751_PCIWCR3);
  152. p4_out(inl(SH7751_MCR), SH7751_PCIMCR);
  153. /* Finally, set central function init complete */
  154. p4_out((SH7751_PCICR_PREFIX | SH7751_PCICR_CFIN), SH7751_PCICR);
  155. pci_sh4_init(hose);
  156. return 0;
  157. }