pci.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528
  1. /*
  2. * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  3. * Andreas Heppel <aheppel@sysgo.de>
  4. *
  5. * (C) Copyright 2002, 2003
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. /*
  11. * PCI routines
  12. */
  13. #include <common.h>
  14. #include <command.h>
  15. #include <errno.h>
  16. #include <asm/processor.h>
  17. #include <asm/io.h>
  18. #include <pci.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. #define PCI_HOSE_OP(rw, size, type) \
  21. int pci_hose_##rw##_config_##size(struct pci_controller *hose, \
  22. pci_dev_t dev, \
  23. int offset, type value) \
  24. { \
  25. return hose->rw##_##size(hose, dev, offset, value); \
  26. }
  27. PCI_HOSE_OP(read, byte, u8 *)
  28. PCI_HOSE_OP(read, word, u16 *)
  29. PCI_HOSE_OP(read, dword, u32 *)
  30. PCI_HOSE_OP(write, byte, u8)
  31. PCI_HOSE_OP(write, word, u16)
  32. PCI_HOSE_OP(write, dword, u32)
  33. #define PCI_OP(rw, size, type, error_code) \
  34. int pci_##rw##_config_##size(pci_dev_t dev, int offset, type value) \
  35. { \
  36. struct pci_controller *hose = pci_bus_to_hose(PCI_BUS(dev)); \
  37. \
  38. if (!hose) \
  39. { \
  40. error_code; \
  41. return -1; \
  42. } \
  43. \
  44. return pci_hose_##rw##_config_##size(hose, dev, offset, value); \
  45. }
  46. PCI_OP(read, byte, u8 *, *value = 0xff)
  47. PCI_OP(read, word, u16 *, *value = 0xffff)
  48. PCI_OP(read, dword, u32 *, *value = 0xffffffff)
  49. PCI_OP(write, byte, u8, )
  50. PCI_OP(write, word, u16, )
  51. PCI_OP(write, dword, u32, )
  52. #define PCI_READ_VIA_DWORD_OP(size, type, off_mask) \
  53. int pci_hose_read_config_##size##_via_dword(struct pci_controller *hose,\
  54. pci_dev_t dev, \
  55. int offset, type val) \
  56. { \
  57. u32 val32; \
  58. \
  59. if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0) { \
  60. *val = -1; \
  61. return -1; \
  62. } \
  63. \
  64. *val = (val32 >> ((offset & (int)off_mask) * 8)); \
  65. \
  66. return 0; \
  67. }
  68. #define PCI_WRITE_VIA_DWORD_OP(size, type, off_mask, val_mask) \
  69. int pci_hose_write_config_##size##_via_dword(struct pci_controller *hose,\
  70. pci_dev_t dev, \
  71. int offset, type val) \
  72. { \
  73. u32 val32, mask, ldata, shift; \
  74. \
  75. if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0)\
  76. return -1; \
  77. \
  78. shift = ((offset & (int)off_mask) * 8); \
  79. ldata = (((unsigned long)val) & val_mask) << shift; \
  80. mask = val_mask << shift; \
  81. val32 = (val32 & ~mask) | ldata; \
  82. \
  83. if (pci_hose_write_config_dword(hose, dev, offset & 0xfc, val32) < 0)\
  84. return -1; \
  85. \
  86. return 0; \
  87. }
  88. PCI_READ_VIA_DWORD_OP(byte, u8 *, 0x03)
  89. PCI_READ_VIA_DWORD_OP(word, u16 *, 0x02)
  90. PCI_WRITE_VIA_DWORD_OP(byte, u8, 0x03, 0x000000ff)
  91. PCI_WRITE_VIA_DWORD_OP(word, u16, 0x02, 0x0000ffff)
  92. /*
  93. *
  94. */
  95. static struct pci_controller* hose_head;
  96. struct pci_controller *pci_get_hose_head(void)
  97. {
  98. if (gd->hose)
  99. return gd->hose;
  100. return hose_head;
  101. }
  102. void pci_register_hose(struct pci_controller* hose)
  103. {
  104. struct pci_controller **phose = &hose_head;
  105. while(*phose)
  106. phose = &(*phose)->next;
  107. hose->next = NULL;
  108. *phose = hose;
  109. }
  110. struct pci_controller *pci_bus_to_hose(int bus)
  111. {
  112. struct pci_controller *hose;
  113. for (hose = pci_get_hose_head(); hose; hose = hose->next) {
  114. if (bus >= hose->first_busno && bus <= hose->last_busno)
  115. return hose;
  116. }
  117. printf("pci_bus_to_hose() failed\n");
  118. return NULL;
  119. }
  120. struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr)
  121. {
  122. struct pci_controller *hose;
  123. for (hose = pci_get_hose_head(); hose; hose = hose->next) {
  124. if (hose->cfg_addr == cfg_addr)
  125. return hose;
  126. }
  127. return NULL;
  128. }
  129. int pci_last_busno(void)
  130. {
  131. struct pci_controller *hose = pci_get_hose_head();
  132. if (!hose)
  133. return -1;
  134. while (hose->next)
  135. hose = hose->next;
  136. return hose->last_busno;
  137. }
  138. pci_dev_t pci_find_devices(struct pci_device_id *ids, int index)
  139. {
  140. struct pci_controller * hose;
  141. pci_dev_t bdf;
  142. int bus;
  143. for (hose = pci_get_hose_head(); hose; hose = hose->next) {
  144. #ifdef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
  145. for (bus = hose->last_busno; bus >= hose->first_busno; bus--) {
  146. #else
  147. for (bus = hose->first_busno; bus <= hose->last_busno; bus++) {
  148. #endif
  149. bdf = pci_hose_find_devices(hose, bus, ids, &index);
  150. if (bdf != -1)
  151. return bdf;
  152. }
  153. }
  154. return -1;
  155. }
  156. int pci_hose_config_device(struct pci_controller *hose,
  157. pci_dev_t dev,
  158. unsigned long io,
  159. pci_addr_t mem,
  160. unsigned long command)
  161. {
  162. u32 bar_response;
  163. unsigned int old_command;
  164. pci_addr_t bar_value;
  165. pci_size_t bar_size;
  166. unsigned char pin;
  167. int bar, found_mem64;
  168. debug("PCI Config: I/O=0x%lx, Memory=0x%llx, Command=0x%lx\n", io,
  169. (u64)mem, command);
  170. pci_hose_write_config_dword(hose, dev, PCI_COMMAND, 0);
  171. for (bar = PCI_BASE_ADDRESS_0; bar <= PCI_BASE_ADDRESS_5; bar += 4) {
  172. pci_hose_write_config_dword(hose, dev, bar, 0xffffffff);
  173. pci_hose_read_config_dword(hose, dev, bar, &bar_response);
  174. if (!bar_response)
  175. continue;
  176. found_mem64 = 0;
  177. /* Check the BAR type and set our address mask */
  178. if (bar_response & PCI_BASE_ADDRESS_SPACE) {
  179. bar_size = ~(bar_response & PCI_BASE_ADDRESS_IO_MASK) + 1;
  180. /* round up region base address to a multiple of size */
  181. io = ((io - 1) | (bar_size - 1)) + 1;
  182. bar_value = io;
  183. /* compute new region base address */
  184. io = io + bar_size;
  185. } else {
  186. if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
  187. PCI_BASE_ADDRESS_MEM_TYPE_64) {
  188. u32 bar_response_upper;
  189. u64 bar64;
  190. pci_hose_write_config_dword(hose, dev, bar + 4,
  191. 0xffffffff);
  192. pci_hose_read_config_dword(hose, dev, bar + 4,
  193. &bar_response_upper);
  194. bar64 = ((u64)bar_response_upper << 32) | bar_response;
  195. bar_size = ~(bar64 & PCI_BASE_ADDRESS_MEM_MASK) + 1;
  196. found_mem64 = 1;
  197. } else {
  198. bar_size = (u32)(~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1);
  199. }
  200. /* round up region base address to multiple of size */
  201. mem = ((mem - 1) | (bar_size - 1)) + 1;
  202. bar_value = mem;
  203. /* compute new region base address */
  204. mem = mem + bar_size;
  205. }
  206. /* Write it out and update our limit */
  207. pci_hose_write_config_dword (hose, dev, bar, (u32)bar_value);
  208. if (found_mem64) {
  209. bar += 4;
  210. #ifdef CONFIG_SYS_PCI_64BIT
  211. pci_hose_write_config_dword(hose, dev, bar,
  212. (u32)(bar_value >> 32));
  213. #else
  214. pci_hose_write_config_dword(hose, dev, bar, 0x00000000);
  215. #endif
  216. }
  217. }
  218. /* Configure Cache Line Size Register */
  219. pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  220. /* Configure Latency Timer */
  221. pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
  222. /* Disable interrupt line, if device says it wants to use interrupts */
  223. pci_hose_read_config_byte(hose, dev, PCI_INTERRUPT_PIN, &pin);
  224. if (pin != 0) {
  225. pci_hose_write_config_byte(hose, dev, PCI_INTERRUPT_LINE, 0xff);
  226. }
  227. pci_hose_read_config_dword(hose, dev, PCI_COMMAND, &old_command);
  228. pci_hose_write_config_dword(hose, dev, PCI_COMMAND,
  229. (old_command & 0xffff0000) | command);
  230. return 0;
  231. }
  232. /*
  233. *
  234. */
  235. struct pci_config_table *pci_find_config(struct pci_controller *hose,
  236. unsigned short class,
  237. unsigned int vendor,
  238. unsigned int device,
  239. unsigned int bus,
  240. unsigned int dev,
  241. unsigned int func)
  242. {
  243. struct pci_config_table *table;
  244. for (table = hose->config_table; table && table->vendor; table++) {
  245. if ((table->vendor == PCI_ANY_ID || table->vendor == vendor) &&
  246. (table->device == PCI_ANY_ID || table->device == device) &&
  247. (table->class == PCI_ANY_ID || table->class == class) &&
  248. (table->bus == PCI_ANY_ID || table->bus == bus) &&
  249. (table->dev == PCI_ANY_ID || table->dev == dev) &&
  250. (table->func == PCI_ANY_ID || table->func == func)) {
  251. return table;
  252. }
  253. }
  254. return NULL;
  255. }
  256. void pci_cfgfunc_config_device(struct pci_controller *hose,
  257. pci_dev_t dev,
  258. struct pci_config_table *entry)
  259. {
  260. pci_hose_config_device(hose, dev, entry->priv[0], entry->priv[1],
  261. entry->priv[2]);
  262. }
  263. void pci_cfgfunc_do_nothing(struct pci_controller *hose,
  264. pci_dev_t dev, struct pci_config_table *entry)
  265. {
  266. }
  267. /*
  268. * HJF: Changed this to return int. I think this is required
  269. * to get the correct result when scanning bridges
  270. */
  271. extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
  272. #ifdef CONFIG_PCI_SCAN_SHOW
  273. __weak int pci_print_dev(struct pci_controller *hose, pci_dev_t dev)
  274. {
  275. if (dev == PCI_BDF(hose->first_busno, 0, 0))
  276. return 0;
  277. return 1;
  278. }
  279. #endif /* CONFIG_PCI_SCAN_SHOW */
  280. int pci_hose_scan_bus(struct pci_controller *hose, int bus)
  281. {
  282. unsigned int sub_bus, found_multi = 0;
  283. unsigned short vendor, device, class;
  284. unsigned char header_type;
  285. #ifndef CONFIG_PCI_PNP
  286. struct pci_config_table *cfg;
  287. #endif
  288. pci_dev_t dev;
  289. #ifdef CONFIG_PCI_SCAN_SHOW
  290. static int indent = 0;
  291. #endif
  292. sub_bus = bus;
  293. for (dev = PCI_BDF(bus,0,0);
  294. dev < PCI_BDF(bus, PCI_MAX_PCI_DEVICES - 1,
  295. PCI_MAX_PCI_FUNCTIONS - 1);
  296. dev += PCI_BDF(0, 0, 1)) {
  297. if (pci_skip_dev(hose, dev))
  298. continue;
  299. if (PCI_FUNC(dev) && !found_multi)
  300. continue;
  301. pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &header_type);
  302. pci_hose_read_config_word(hose, dev, PCI_VENDOR_ID, &vendor);
  303. if (vendor == 0xffff || vendor == 0x0000)
  304. continue;
  305. if (!PCI_FUNC(dev))
  306. found_multi = header_type & 0x80;
  307. debug("PCI Scan: Found Bus %d, Device %d, Function %d\n",
  308. PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev));
  309. pci_hose_read_config_word(hose, dev, PCI_DEVICE_ID, &device);
  310. pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
  311. #ifdef CONFIG_PCI_FIXUP_DEV
  312. board_pci_fixup_dev(hose, dev, vendor, device, class);
  313. #endif
  314. #ifdef CONFIG_PCI_SCAN_SHOW
  315. indent++;
  316. /* Print leading space, including bus indentation */
  317. printf("%*c", indent + 1, ' ');
  318. if (pci_print_dev(hose, dev)) {
  319. printf("%02x:%02x.%-*x - %04x:%04x - %s\n",
  320. PCI_BUS(dev), PCI_DEV(dev), 6 - indent, PCI_FUNC(dev),
  321. vendor, device, pci_class_str(class >> 8));
  322. }
  323. #endif
  324. #ifdef CONFIG_PCI_PNP
  325. sub_bus = max((unsigned int)pciauto_config_device(hose, dev),
  326. sub_bus);
  327. #else
  328. cfg = pci_find_config(hose, class, vendor, device,
  329. PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev));
  330. if (cfg) {
  331. cfg->config_device(hose, dev, cfg);
  332. sub_bus = max(sub_bus,
  333. (unsigned int)hose->current_busno);
  334. }
  335. #endif
  336. #ifdef CONFIG_PCI_SCAN_SHOW
  337. indent--;
  338. #endif
  339. if (hose->fixup_irq)
  340. hose->fixup_irq(hose, dev);
  341. }
  342. return sub_bus;
  343. }
  344. int pci_hose_scan(struct pci_controller *hose)
  345. {
  346. #if defined(CONFIG_PCI_BOOTDELAY)
  347. char *s;
  348. int i;
  349. if (!gd->pcidelay_done) {
  350. /* wait "pcidelay" ms (if defined)... */
  351. s = getenv("pcidelay");
  352. if (s) {
  353. int val = simple_strtoul(s, NULL, 10);
  354. for (i = 0; i < val; i++)
  355. udelay(1000);
  356. }
  357. gd->pcidelay_done = 1;
  358. }
  359. #endif /* CONFIG_PCI_BOOTDELAY */
  360. #ifdef CONFIG_PCI_SCAN_SHOW
  361. puts("PCI:\n");
  362. #endif
  363. /*
  364. * Start scan at current_busno.
  365. * PCIe will start scan at first_busno+1.
  366. */
  367. /* For legacy support, ensure current >= first */
  368. if (hose->first_busno > hose->current_busno)
  369. hose->current_busno = hose->first_busno;
  370. #ifdef CONFIG_PCI_PNP
  371. pciauto_config_init(hose);
  372. #endif
  373. return pci_hose_scan_bus(hose, hose->current_busno);
  374. }
  375. void pci_init(void)
  376. {
  377. hose_head = NULL;
  378. /* now call board specific pci_init()... */
  379. pci_init_board();
  380. }
  381. /* Returns the address of the requested capability structure within the
  382. * device's PCI configuration space or 0 in case the device does not
  383. * support it.
  384. * */
  385. int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
  386. int cap)
  387. {
  388. int pos;
  389. u8 hdr_type;
  390. pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &hdr_type);
  391. pos = pci_hose_find_cap_start(hose, dev, hdr_type & 0x7F);
  392. if (pos)
  393. pos = pci_find_cap(hose, dev, pos, cap);
  394. return pos;
  395. }
  396. /* Find the header pointer to the Capabilities*/
  397. int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
  398. u8 hdr_type)
  399. {
  400. u16 status;
  401. pci_hose_read_config_word(hose, dev, PCI_STATUS, &status);
  402. if (!(status & PCI_STATUS_CAP_LIST))
  403. return 0;
  404. switch (hdr_type) {
  405. case PCI_HEADER_TYPE_NORMAL:
  406. case PCI_HEADER_TYPE_BRIDGE:
  407. return PCI_CAPABILITY_LIST;
  408. case PCI_HEADER_TYPE_CARDBUS:
  409. return PCI_CB_CAPABILITY_LIST;
  410. default:
  411. return 0;
  412. }
  413. }
  414. int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos, int cap)
  415. {
  416. int ttl = PCI_FIND_CAP_TTL;
  417. u8 id;
  418. u8 next_pos;
  419. while (ttl--) {
  420. pci_hose_read_config_byte(hose, dev, pos, &next_pos);
  421. if (next_pos < CAP_START_POS)
  422. break;
  423. next_pos &= ~3;
  424. pos = (int) next_pos;
  425. pci_hose_read_config_byte(hose, dev,
  426. pos + PCI_CAP_LIST_ID, &id);
  427. if (id == 0xff)
  428. break;
  429. if (id == cap)
  430. return pos;
  431. pos += PCI_CAP_LIST_NEXT;
  432. }
  433. return 0;
  434. }