imx6ull-colibri.dts 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright 2018 Toradex AG
  4. */
  5. /dts-v1/;
  6. #include <dt-bindings/gpio/gpio.h>
  7. #include "imx6ull.dtsi"
  8. / {
  9. model = "Toradex Colibri iMX6ULL";
  10. compatible = "toradex,imx6ull-colibri", "fsl,imx6ull";
  11. chosen {
  12. stdout-path = &uart1;
  13. };
  14. reg_module_3v3: regulator-module-3v3 {
  15. compatible = "regulator-fixed";
  16. regulator-always-on;
  17. regulator-name = "+V3.3";
  18. regulator-min-microvolt = <3300000>;
  19. regulator-max-microvolt = <3300000>;
  20. };
  21. reg_module_3v3_avdd: regulator-module-3v3-avdd {
  22. compatible = "regulator-fixed";
  23. regulator-always-on;
  24. regulator-name = "+V3.3_AVDD_AUDIO";
  25. regulator-min-microvolt = <3300000>;
  26. regulator-max-microvolt = <3300000>;
  27. };
  28. reg_sd1_vmmc: regulator-sd1-vmmc {
  29. compatible = "regulator-gpio";
  30. gpio = <&gpio5 9 GPIO_ACTIVE_HIGH>;
  31. pinctrl-names = "default";
  32. pinctrl-0 = <&pinctrl_snvs_reg_sd>;
  33. regulator-always-on;
  34. regulator-name = "+V3.3_1.8_SD";
  35. regulator-min-microvolt = <1800000>;
  36. regulator-max-microvolt = <3300000>;
  37. states = <1800000 0x1 3300000 0x0>;
  38. vin-supply = <&reg_module_3v3>;
  39. };
  40. };
  41. &adc1 {
  42. num-channels = <10>;
  43. vref-supply = <&reg_module_3v3_avdd>;
  44. };
  45. /* Colibri SPI */
  46. &ecspi1 {
  47. cs-gpios = <&gpio3 26 GPIO_ACTIVE_HIGH>;
  48. pinctrl-names = "default";
  49. pinctrl-0 = <&pinctrl_ecspi1 &pinctrl_ecspi1_cs>;
  50. };
  51. &fec2 {
  52. pinctrl-names = "default";
  53. pinctrl-0 = <&pinctrl_enet2>;
  54. phy-mode = "rmii";
  55. phy-handle = <&ethphy1>;
  56. status = "okay";
  57. mdio {
  58. #address-cells = <1>;
  59. #size-cells = <0>;
  60. ethphy1: ethernet-phy@2 {
  61. compatible = "ethernet-phy-ieee802.3-c22";
  62. max-speed = <100>;
  63. reg = <2>;
  64. };
  65. };
  66. };
  67. &gpmi {
  68. pinctrl-names = "default";
  69. pinctrl-0 = <&pinctrl_gpmi_nand>;
  70. nand-on-flash-bbt;
  71. nand-ecc-mode = "hw";
  72. nand-ecc-strength = <8>;
  73. nand-ecc-step-size = <512>;
  74. status = "okay";
  75. };
  76. &i2c1 {
  77. pinctrl-names = "default", "gpio";
  78. pinctrl-0 = <&pinctrl_i2c1>;
  79. pinctrl-1 = <&pinctrl_i2c1_gpio>;
  80. sda-gpios = <&gpio1 29 GPIO_ACTIVE_LOW>;
  81. scl-gpios = <&gpio1 28 GPIO_ACTIVE_LOW>;
  82. status = "okay";
  83. };
  84. &i2c2 {
  85. pinctrl-names = "default", "gpio";
  86. pinctrl-0 = <&pinctrl_i2c2>;
  87. pinctrl-1 = <&pinctrl_i2c2_gpio>;
  88. sda-gpios = <&gpio1 31 GPIO_ACTIVE_LOW>;
  89. scl-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>;
  90. status = "okay";
  91. ad7879@2c {
  92. compatible = "adi,ad7879-1";
  93. pinctrl-names = "default";
  94. pinctrl-0 = <&pinctrl_snvs_ad7879_int>;
  95. reg = <0x2c>;
  96. interrupt-parent = <&gpio5>;
  97. interrupts = <7 IRQ_TYPE_EDGE_FALLING>;
  98. touchscreen-max-pressure = <4096>;
  99. adi,resistance-plate-x = <120>;
  100. adi,first-conversion-delay = /bits/ 8 <3>;
  101. adi,acquisition-time = /bits/ 8 <1>;
  102. adi,median-filter-size = /bits/ 8 <2>;
  103. adi,averaging = /bits/ 8 <1>;
  104. adi,conversion-interval = /bits/ 8 <255>;
  105. };
  106. };
  107. &lcdif {
  108. pinctrl-names = "default";
  109. pinctrl-0 = <&pinctrl_lcdif_dat
  110. &pinctrl_lcdif_ctrl>;
  111. };
  112. &pwm4 {
  113. pinctrl-names = "default";
  114. pinctrl-0 = <&pinctrl_pwm4>;
  115. #pwm-cells = <3>;
  116. };
  117. &pwm5 {
  118. pinctrl-names = "default";
  119. pinctrl-0 = <&pinctrl_pwm5>;
  120. #pwm-cells = <3>;
  121. };
  122. &pwm6 {
  123. pinctrl-names = "default";
  124. pinctrl-0 = <&pinctrl_pwm6>;
  125. #pwm-cells = <3>;
  126. };
  127. &pwm7 {
  128. pinctrl-names = "default";
  129. pinctrl-0 = <&pinctrl_pwm7>;
  130. #pwm-cells = <3>;
  131. };
  132. &sdma {
  133. status = "okay";
  134. };
  135. &snvs_pwrkey {
  136. status = "disabled";
  137. };
  138. &uart1 {
  139. pinctrl-names = "default";
  140. pinctrl-0 = <&pinctrl_uart1 &pinctrl_uart1_ctrl1>;
  141. fsl,uart-has-rtscts;
  142. fsl,dte-mode;
  143. status = "okay";
  144. };
  145. &uart2 {
  146. pinctrl-names = "default";
  147. pinctrl-0 = <&pinctrl_uart2>;
  148. fsl,uart-has-rtscts;
  149. fsl,dte-mode;
  150. };
  151. &uart5 {
  152. pinctrl-names = "default";
  153. pinctrl-0 = <&pinctrl_uart5>;
  154. fsl,dte-mode;
  155. };
  156. &usbotg1 {
  157. dr_mode = "otg";
  158. srp-disable;
  159. hnp-disable;
  160. adp-disable;
  161. };
  162. &usbotg2 {
  163. dr_mode = "host";
  164. };
  165. &usdhc1 {
  166. assigned-clocks = <&clks IMX6UL_CLK_USDHC1_SEL>, <&clks IMX6UL_CLK_USDHC1>;
  167. assigned-clock-parents = <&clks IMX6UL_CLK_PLL2_PFD2>;
  168. assigned-clock-rates = <0>, <198000000>;
  169. };
  170. &iomuxc {
  171. pinctrl_gpio1: gpio1-grp {
  172. fsl,pins = <
  173. MX6UL_PAD_ENET1_RX_DATA0__GPIO2_IO00 0x74 /* SODIMM 55 */
  174. MX6UL_PAD_ENET1_RX_DATA1__GPIO2_IO01 0x74 /* SODIMM 63 */
  175. MX6UL_PAD_UART3_RX_DATA__GPIO1_IO25 0X14 /* SODIMM 77 */
  176. MX6UL_PAD_JTAG_TCK__GPIO1_IO14 0x14 /* SODIMM 99 */
  177. MX6UL_PAD_NAND_CE1_B__GPIO4_IO14 0x14 /* SODIMM 133 */
  178. MX6UL_PAD_UART3_TX_DATA__GPIO1_IO24 0x14 /* SODIMM 135 */
  179. MX6UL_PAD_UART3_CTS_B__GPIO1_IO26 0x14 /* SODIMM 100 */
  180. MX6UL_PAD_JTAG_TRST_B__GPIO1_IO15 0x14 /* SODIMM 102 */
  181. MX6UL_PAD_ENET1_RX_ER__GPIO2_IO07 0x14 /* SODIMM 104 */
  182. MX6UL_PAD_UART3_RTS_B__GPIO1_IO27 0x14 /* SODIMM 186 */
  183. >;
  184. };
  185. pinctrl_gpio2: gpio2-grp { /* Camera */
  186. fsl,pins = <
  187. MX6UL_PAD_CSI_DATA04__GPIO4_IO25 0x74 /* SODIMM 69 */
  188. MX6UL_PAD_CSI_MCLK__GPIO4_IO17 0x14 /* SODIMM 75 */
  189. MX6UL_PAD_CSI_DATA06__GPIO4_IO27 0x14 /* SODIMM 85 */
  190. MX6UL_PAD_CSI_PIXCLK__GPIO4_IO18 0x14 /* SODIMM 96 */
  191. MX6UL_PAD_CSI_DATA05__GPIO4_IO26 0x14 /* SODIMM 98 */
  192. >;
  193. };
  194. pinctrl_gpio3: gpio3-grp { /* CAN2 */
  195. fsl,pins = <
  196. MX6UL_PAD_ENET1_RX_EN__GPIO2_IO02 0x14 /* SODIMM 178 */
  197. MX6UL_PAD_ENET1_TX_DATA0__GPIO2_IO03 0x14 /* SODIMM 188 */
  198. >;
  199. };
  200. pinctrl_gpio4: gpio4-grp {
  201. fsl,pins = <
  202. MX6UL_PAD_CSI_DATA07__GPIO4_IO28 0x74 /* SODIMM 65 */
  203. >;
  204. };
  205. pinctrl_gpio5: gpio5-grp { /* ATMEL MXT TOUCH */
  206. fsl,pins = <
  207. MX6UL_PAD_JTAG_MOD__GPIO1_IO10 0x74 /* SODIMM 106 */
  208. >;
  209. };
  210. pinctrl_gpio6: gpio6-grp { /* Wifi pins */
  211. fsl,pins = <
  212. MX6UL_PAD_GPIO1_IO03__GPIO1_IO03 0x14 /* SODIMM 89 */
  213. MX6UL_PAD_CSI_DATA02__GPIO4_IO23 0x14 /* SODIMM 79 */
  214. MX6UL_PAD_CSI_VSYNC__GPIO4_IO19 0x14 /* SODIMM 81 */
  215. MX6UL_PAD_CSI_DATA03__GPIO4_IO24 0x14 /* SODIMM 97 */
  216. MX6UL_PAD_CSI_DATA00__GPIO4_IO21 0x14 /* SODIMM 101 */
  217. MX6UL_PAD_CSI_DATA01__GPIO4_IO22 0x14 /* SODIMM 103 */
  218. MX6UL_PAD_CSI_HSYNC__GPIO4_IO20 0x14 /* SODIMM 94 */
  219. >;
  220. };
  221. pinctrl_can_int: canint-grp {
  222. fsl,pins = <
  223. MX6UL_PAD_ENET1_TX_DATA1__GPIO2_IO04 0X14 /* SODIMM 73 */
  224. >;
  225. };
  226. pinctrl_enet2: enet2-grp {
  227. fsl,pins = <
  228. MX6UL_PAD_GPIO1_IO06__ENET2_MDIO 0x1b0b0
  229. MX6UL_PAD_GPIO1_IO07__ENET2_MDC 0x1b0b0
  230. MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0
  231. MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0
  232. MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN 0x1b0b0
  233. MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER 0x1b0b0
  234. MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4001b031
  235. MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0
  236. MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0
  237. MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN 0x1b0b0
  238. >;
  239. };
  240. pinctrl_ecspi1_cs: ecspi1-cs-grp {
  241. fsl,pins = <
  242. MX6UL_PAD_LCD_DATA21__GPIO3_IO26 0x000a0
  243. >;
  244. };
  245. pinctrl_ecspi1: ecspi1-grp {
  246. fsl,pins = <
  247. MX6UL_PAD_LCD_DATA20__ECSPI1_SCLK 0x000a0
  248. MX6UL_PAD_LCD_DATA22__ECSPI1_MOSI 0x000a0
  249. MX6UL_PAD_LCD_DATA23__ECSPI1_MISO 0x100a0
  250. >;
  251. };
  252. pinctrl_flexcan2: flexcan2-grp {
  253. fsl,pins = <
  254. MX6UL_PAD_ENET1_TX_DATA0__FLEXCAN2_RX 0x1b020
  255. MX6UL_PAD_ENET1_RX_EN__FLEXCAN2_TX 0x1b020
  256. >;
  257. };
  258. pinctrl_gpio_bl_on: gpio-bl-on-grp {
  259. fsl,pins = <
  260. MX6UL_PAD_JTAG_TMS__GPIO1_IO11 0x000a0
  261. >;
  262. };
  263. pinctrl_gpmi_nand: gpmi-nand-grp {
  264. fsl,pins = <
  265. MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00 0x100a9
  266. MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01 0x100a9
  267. MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02 0x100a9
  268. MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03 0x100a9
  269. MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04 0x100a9
  270. MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05 0x100a9
  271. MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06 0x100a9
  272. MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07 0x100a9
  273. MX6UL_PAD_NAND_CLE__RAWNAND_CLE 0x100a9
  274. MX6UL_PAD_NAND_ALE__RAWNAND_ALE 0x100a9
  275. MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B 0x100a9
  276. MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B 0x100a9
  277. MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B 0x100a9
  278. MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B 0x100a9
  279. >;
  280. };
  281. pinctrl_i2c1: i2c1-grp {
  282. fsl,pins = <
  283. MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0
  284. MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0
  285. >;
  286. };
  287. pinctrl_i2c1_gpio: i2c1-gpio-grp {
  288. fsl,pins = <
  289. MX6UL_PAD_UART4_TX_DATA__GPIO1_IO28 0x4001b8b0
  290. MX6UL_PAD_UART4_RX_DATA__GPIO1_IO29 0x4001b8b0
  291. >;
  292. };
  293. pinctrl_i2c2: i2c2-grp {
  294. fsl,pins = <
  295. MX6UL_PAD_UART5_TX_DATA__I2C2_SCL 0x4001b8b0
  296. MX6UL_PAD_UART5_RX_DATA__I2C2_SDA 0x4001b8b0
  297. >;
  298. };
  299. pinctrl_i2c2_gpio: i2c2-gpio-grp {
  300. fsl,pins = <
  301. MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30 0x4001b8b0
  302. MX6UL_PAD_UART5_RX_DATA__GPIO1_IO31 0x4001b8b0
  303. >;
  304. };
  305. pinctrl_lcdif_dat: lcdif-dat-grp {
  306. fsl,pins = <
  307. MX6UL_PAD_LCD_DATA00__LCDIF_DATA00 0x00079
  308. MX6UL_PAD_LCD_DATA01__LCDIF_DATA01 0x00079
  309. MX6UL_PAD_LCD_DATA02__LCDIF_DATA02 0x00079
  310. MX6UL_PAD_LCD_DATA03__LCDIF_DATA03 0x00079
  311. MX6UL_PAD_LCD_DATA04__LCDIF_DATA04 0x00079
  312. MX6UL_PAD_LCD_DATA05__LCDIF_DATA05 0x00079
  313. MX6UL_PAD_LCD_DATA06__LCDIF_DATA06 0x00079
  314. MX6UL_PAD_LCD_DATA07__LCDIF_DATA07 0x00079
  315. MX6UL_PAD_LCD_DATA08__LCDIF_DATA08 0x00079
  316. MX6UL_PAD_LCD_DATA09__LCDIF_DATA09 0x00079
  317. MX6UL_PAD_LCD_DATA10__LCDIF_DATA10 0x00079
  318. MX6UL_PAD_LCD_DATA11__LCDIF_DATA11 0x00079
  319. MX6UL_PAD_LCD_DATA12__LCDIF_DATA12 0x00079
  320. MX6UL_PAD_LCD_DATA13__LCDIF_DATA13 0x00079
  321. MX6UL_PAD_LCD_DATA14__LCDIF_DATA14 0x00079
  322. MX6UL_PAD_LCD_DATA15__LCDIF_DATA15 0x00079
  323. MX6UL_PAD_LCD_DATA16__LCDIF_DATA16 0x00079
  324. MX6UL_PAD_LCD_DATA17__LCDIF_DATA17 0x00079
  325. >;
  326. };
  327. pinctrl_lcdif_ctrl: lcdif-ctrl-grp {
  328. fsl,pins = <
  329. MX6UL_PAD_LCD_CLK__LCDIF_CLK 0x00079
  330. MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE 0x00079
  331. MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC 0x00079
  332. MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC 0x00079
  333. >;
  334. };
  335. pinctrl_pwm4: pwm4-grp {
  336. fsl,pins = <
  337. MX6UL_PAD_NAND_WP_B__PWM4_OUT 0x00079
  338. >;
  339. };
  340. pinctrl_pwm5: pwm5-grp {
  341. fsl,pins = <
  342. MX6UL_PAD_NAND_DQS__PWM5_OUT 0x00079
  343. >;
  344. };
  345. pinctrl_pwm6: pwm6-grp {
  346. fsl,pins = <
  347. MX6UL_PAD_ENET1_TX_EN__PWM6_OUT 0x00079
  348. >;
  349. };
  350. pinctrl_pwm7: pwm7-grp {
  351. fsl,pins = <
  352. MX6UL_PAD_ENET1_TX_CLK__PWM7_OUT 0x00079
  353. >;
  354. };
  355. pinctrl_uart1: uart1-grp {
  356. fsl,pins = <
  357. MX6UL_PAD_UART1_TX_DATA__UART1_DTE_RX 0x1b0b1
  358. MX6UL_PAD_UART1_RX_DATA__UART1_DTE_TX 0x1b0b1
  359. MX6UL_PAD_UART1_RTS_B__UART1_DTE_CTS 0x1b0b1
  360. MX6UL_PAD_UART1_CTS_B__UART1_DTE_RTS 0x1b0b1
  361. >;
  362. };
  363. pinctrl_uart1_ctrl1: uart1-ctrl1-grp { /* Additional DTR, DCD */
  364. fsl,pins = <
  365. MX6UL_PAD_JTAG_TDI__GPIO1_IO13 0x1b0b1 /* DCD */
  366. MX6UL_PAD_LCD_DATA18__GPIO3_IO23 0x1b0b1 /* DSR */
  367. MX6UL_PAD_JTAG_TDO__GPIO1_IO12 0x1b0b1 /* DTR */
  368. MX6UL_PAD_LCD_DATA19__GPIO3_IO24 0x1b0b1 /* RI */
  369. >;
  370. };
  371. pinctrl_uart2: uart2-grp {
  372. fsl,pins = <
  373. MX6UL_PAD_UART2_TX_DATA__UART2_DTE_RX 0x1b0b1
  374. MX6UL_PAD_UART2_RX_DATA__UART2_DTE_TX 0x1b0b1
  375. MX6UL_PAD_UART2_CTS_B__UART2_DTE_RTS 0x1b0b1
  376. MX6UL_PAD_UART2_RTS_B__UART2_DTE_CTS 0x1b0b1
  377. >;
  378. };
  379. pinctrl_uart5: uart5-grp {
  380. fsl,pins = <
  381. MX6UL_PAD_GPIO1_IO04__UART5_DTE_RX 0x1b0b1
  382. MX6UL_PAD_GPIO1_IO05__UART5_DTE_TX 0x1b0b1
  383. >;
  384. };
  385. pinctrl_usbh_reg: gpio-usbh-reg {
  386. fsl,pins = <
  387. MX6UL_PAD_GPIO1_IO02__GPIO1_IO02 0x1b0b1 /* SODIMM 129 USBH PEN */
  388. >;
  389. };
  390. pinctrl_usdhc1: usdhc1-grp {
  391. fsl,pins = <
  392. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x17059
  393. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x10059
  394. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059
  395. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059
  396. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059
  397. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059
  398. >;
  399. };
  400. pinctrl_usdhc1_100mhz: usdhc1-100mhz-grp {
  401. fsl,pins = <
  402. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x170b9
  403. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x100b9
  404. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
  405. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
  406. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
  407. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
  408. >;
  409. };
  410. pinctrl_usdhc1_200mhz: usdhc1-200mhz-grp {
  411. fsl,pins = <
  412. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x170f9
  413. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x100f9
  414. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
  415. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
  416. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
  417. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
  418. >;
  419. };
  420. pinctrl_usdhc2: usdhc2-grp {
  421. fsl,pins = <
  422. MX6UL_PAD_CSI_DATA00__USDHC2_DATA0 0x17059
  423. MX6UL_PAD_CSI_DATA01__USDHC2_DATA1 0x17059
  424. MX6UL_PAD_CSI_DATA02__USDHC2_DATA2 0x17059
  425. MX6UL_PAD_CSI_DATA03__USDHC2_DATA3 0x17059
  426. MX6UL_PAD_CSI_HSYNC__USDHC2_CMD 0x17059
  427. MX6UL_PAD_CSI_VSYNC__USDHC2_CLK 0x17059
  428. >;
  429. };
  430. };
  431. &iomuxc_snvs {
  432. pinctrl_snvs_gpio1: snvs-gpio1-grp {
  433. fsl,pins = <
  434. MX6ULL_PAD_SNVS_TAMPER6__GPIO5_IO06 0x14 /* SODIMM 93 */
  435. MX6ULL_PAD_SNVS_TAMPER3__GPIO5_IO03 0x14 /* SODIMM 95 */
  436. MX6ULL_PAD_BOOT_MODE0__GPIO5_IO10 0x74 /* SODIMM 105 */
  437. MX6ULL_PAD_SNVS_TAMPER5__GPIO5_IO05 0x14 /* SODIMM 131 USBH OC */
  438. MX6ULL_PAD_SNVS_TAMPER8__GPIO5_IO08 0x74 /* SODIMM 138 */
  439. >;
  440. };
  441. pinctrl_snvs_gpio2: snvs-gpio2-grp { /* ATMEL MXT TOUCH */
  442. fsl,pins = <
  443. MX6ULL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x74 /* SODIMM 107 */
  444. >;
  445. };
  446. pinctrl_snvs_gpio3: snvs-gpio3-grp { /* Wifi pins */
  447. fsl,pins = <
  448. MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11 0x14 /* SODIMM 127 */
  449. >;
  450. };
  451. pinctrl_snvs_ad7879_int: snvs-ad7879-int { /* TOUCH Interrupt */
  452. fsl,pins = <
  453. MX6ULL_PAD_SNVS_TAMPER7__GPIO5_IO07 0x1b0b0
  454. >;
  455. };
  456. pinctrl_snvs_reg_sd: snvs-reg-sd-grp {
  457. fsl,pins = <
  458. MX6ULL_PAD_SNVS_TAMPER9__GPIO5_IO09 0x4001b8b0
  459. >;
  460. };
  461. pinctrl_snvs_usbc_det: snvs-usbc-det-grp {
  462. fsl,pins = <
  463. MX6ULL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x1b0b0
  464. >;
  465. };
  466. pinctrl_snvs_gpiokeys: snvs-gpiokeys-grp {
  467. fsl,pins = <
  468. MX6ULL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x130b0
  469. >;
  470. };
  471. pinctrl_snvs_usdhc1_cd: snvs-usdhc1-cd-grp {
  472. fsl,pins = <
  473. MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x1b0b0 /* CD */
  474. >;
  475. };
  476. pinctrl_snvs_wifi_pdn: snvs-wifi-pdn-grp {
  477. fsl,pins = <
  478. MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11 0x14
  479. >;
  480. };
  481. };