start.S 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * armboot - Startup Code for ARM720 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <asm-offsets.h>
  10. #include <config.h>
  11. #include <version.h>
  12. #include <asm/hardware.h>
  13. /*
  14. *************************************************************************
  15. *
  16. * Jump vector table as in table 3.1 in [1]
  17. *
  18. *************************************************************************
  19. */
  20. .globl _start
  21. _start: b reset
  22. ldr pc, _undefined_instruction
  23. ldr pc, _software_interrupt
  24. ldr pc, _prefetch_abort
  25. ldr pc, _data_abort
  26. ldr pc, _not_used
  27. ldr pc, _irq
  28. ldr pc, _fiq
  29. #ifdef CONFIG_SPL_BUILD
  30. _undefined_instruction: .word _undefined_instruction
  31. _software_interrupt: .word _software_interrupt
  32. _prefetch_abort: .word _prefetch_abort
  33. _data_abort: .word _data_abort
  34. _not_used: .word _not_used
  35. _irq: .word _irq
  36. _fiq: .word _fiq
  37. _pad: .word 0x12345678 /* now 16*4=64 */
  38. #else
  39. _undefined_instruction: .word undefined_instruction
  40. _software_interrupt: .word software_interrupt
  41. _prefetch_abort: .word prefetch_abort
  42. _data_abort: .word data_abort
  43. _not_used: .word not_used
  44. _irq: .word irq
  45. _fiq: .word fiq
  46. _pad: .word 0x12345678 /* now 16*4=64 */
  47. #endif /* CONFIG_SPL_BUILD */
  48. .balignl 16,0xdeadbeef
  49. /*
  50. *************************************************************************
  51. *
  52. * Startup Code (reset vector)
  53. *
  54. * do important init only if we don't start from RAM!
  55. * relocate armboot to ram
  56. * setup stack
  57. * jump to second stage
  58. *
  59. *************************************************************************
  60. */
  61. #ifdef CONFIG_USE_IRQ
  62. /* IRQ stack memory (calculated at run-time) */
  63. .globl IRQ_STACK_START
  64. IRQ_STACK_START:
  65. .word 0x0badc0de
  66. /* IRQ stack memory (calculated at run-time) */
  67. .globl FIQ_STACK_START
  68. FIQ_STACK_START:
  69. .word 0x0badc0de
  70. #endif
  71. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  72. .globl IRQ_STACK_START_IN
  73. IRQ_STACK_START_IN:
  74. .word 0x0badc0de
  75. /*
  76. * the actual reset code
  77. */
  78. reset:
  79. /*
  80. * set the cpu to SVC32 mode
  81. */
  82. mrs r0,cpsr
  83. bic r0,r0,#0x1f
  84. orr r0,r0,#0xd3
  85. msr cpsr,r0
  86. /*
  87. * we do sys-critical inits only at reboot,
  88. * not when booting from ram!
  89. */
  90. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  91. bl cpu_init_crit
  92. #endif
  93. bl _main
  94. /*------------------------------------------------------------------------------*/
  95. .globl c_runtime_cpu_setup
  96. c_runtime_cpu_setup:
  97. mov pc, lr
  98. /*
  99. *************************************************************************
  100. *
  101. * CPU_init_critical registers
  102. *
  103. * setup important registers
  104. * setup memory timing
  105. *
  106. *************************************************************************
  107. */
  108. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  109. cpu_init_crit:
  110. mov ip, lr
  111. /*
  112. * before relocating, we have to setup RAM timing
  113. * because memory timing is board-dependent, you will
  114. * find a lowlevel_init.S in your board directory.
  115. */
  116. bl lowlevel_init
  117. mov lr, ip
  118. mov pc, lr
  119. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  120. #ifndef CONFIG_SPL_BUILD
  121. /*
  122. *************************************************************************
  123. *
  124. * Interrupt handling
  125. *
  126. *************************************************************************
  127. */
  128. @
  129. @ IRQ stack frame.
  130. @
  131. #define S_FRAME_SIZE 72
  132. #define S_OLD_R0 68
  133. #define S_PSR 64
  134. #define S_PC 60
  135. #define S_LR 56
  136. #define S_SP 52
  137. #define S_IP 48
  138. #define S_FP 44
  139. #define S_R10 40
  140. #define S_R9 36
  141. #define S_R8 32
  142. #define S_R7 28
  143. #define S_R6 24
  144. #define S_R5 20
  145. #define S_R4 16
  146. #define S_R3 12
  147. #define S_R2 8
  148. #define S_R1 4
  149. #define S_R0 0
  150. #define MODE_SVC 0x13
  151. #define I_BIT 0x80
  152. /*
  153. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  154. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  155. */
  156. .macro bad_save_user_regs
  157. sub sp, sp, #S_FRAME_SIZE
  158. stmia sp, {r0 - r12} @ Calling r0-r12
  159. add r8, sp, #S_PC
  160. ldr r2, IRQ_STACK_START_IN
  161. ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
  162. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  163. add r5, sp, #S_SP
  164. mov r1, lr
  165. stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
  166. mov r0, sp
  167. .endm
  168. .macro irq_save_user_regs
  169. sub sp, sp, #S_FRAME_SIZE
  170. stmia sp, {r0 - r12} @ Calling r0-r12
  171. add r8, sp, #S_PC
  172. stmdb r8, {sp, lr}^ @ Calling SP, LR
  173. str lr, [r8, #0] @ Save calling PC
  174. mrs r6, spsr
  175. str r6, [r8, #4] @ Save CPSR
  176. str r0, [r8, #8] @ Save OLD_R0
  177. mov r0, sp
  178. .endm
  179. .macro irq_restore_user_regs
  180. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  181. mov r0, r0
  182. ldr lr, [sp, #S_PC] @ Get PC
  183. add sp, sp, #S_FRAME_SIZE
  184. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  185. .endm
  186. .macro get_bad_stack
  187. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  188. str lr, [r13] @ save caller lr / spsr
  189. mrs lr, spsr
  190. str lr, [r13, #4]
  191. mov r13, #MODE_SVC @ prepare SVC-Mode
  192. msr spsr_c, r13
  193. mov lr, pc
  194. movs pc, lr
  195. .endm
  196. .macro get_irq_stack @ setup IRQ stack
  197. ldr sp, IRQ_STACK_START
  198. .endm
  199. .macro get_fiq_stack @ setup FIQ stack
  200. ldr sp, FIQ_STACK_START
  201. .endm
  202. /*
  203. * exception handlers
  204. */
  205. .align 5
  206. undefined_instruction:
  207. get_bad_stack
  208. bad_save_user_regs
  209. bl do_undefined_instruction
  210. .align 5
  211. software_interrupt:
  212. get_bad_stack
  213. bad_save_user_regs
  214. bl do_software_interrupt
  215. .align 5
  216. prefetch_abort:
  217. get_bad_stack
  218. bad_save_user_regs
  219. bl do_prefetch_abort
  220. .align 5
  221. data_abort:
  222. get_bad_stack
  223. bad_save_user_regs
  224. bl do_data_abort
  225. .align 5
  226. not_used:
  227. get_bad_stack
  228. bad_save_user_regs
  229. bl do_not_used
  230. #ifdef CONFIG_USE_IRQ
  231. .align 5
  232. irq:
  233. get_irq_stack
  234. irq_save_user_regs
  235. bl do_irq
  236. irq_restore_user_regs
  237. .align 5
  238. fiq:
  239. get_fiq_stack
  240. /* someone ought to write a more effiction fiq_save_user_regs */
  241. irq_save_user_regs
  242. bl do_fiq
  243. irq_restore_user_regs
  244. #else
  245. .align 5
  246. irq:
  247. get_bad_stack
  248. bad_save_user_regs
  249. bl do_irq
  250. .align 5
  251. fiq:
  252. get_bad_stack
  253. bad_save_user_regs
  254. bl do_fiq
  255. #endif
  256. #endif /* CONFIG_SPL_BUILD */