ddr.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 or later as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <hwconfig.h>
  11. #include <asm/mmu.h>
  12. #include <asm/fsl_ddr_sdram.h>
  13. #include <asm/fsl_ddr_dimm_params.h>
  14. #include <asm/fsl_law.h>
  15. DECLARE_GLOBAL_DATA_PTR;
  16. struct board_specific_parameters {
  17. u32 n_ranks;
  18. u32 datarate_mhz_high;
  19. u32 clk_adjust;
  20. u32 wrlvl_start;
  21. u32 wrlvl_ctl_2;
  22. u32 wrlvl_ctl_3;
  23. u32 cpo;
  24. u32 write_data_delay;
  25. u32 force_2T;
  26. };
  27. /*
  28. * This table contains all valid speeds we want to override with board
  29. * specific parameters. datarate_mhz_high values need to be in ascending order
  30. * for each n_ranks group.
  31. */
  32. static const struct board_specific_parameters udimm0[] = {
  33. /*
  34. * memory controller 0
  35. * num| hi| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T
  36. * ranks| mhz|adjst| start | ctl2 | ctl3 | |delay |
  37. */
  38. {2, 1350, 5, 7, 0x0809090b, 0x0c0c0d09, 0xff, 2, 0},
  39. {2, 1666, 5, 8, 0x080a0a0c, 0x0c0d0e0a, 0xff, 2, 0},
  40. {2, 2140, 5, 8, 0x090a0b0c, 0x0e0f100b, 0xff, 2, 0},
  41. {1, 1350, 5, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0},
  42. {1, 1700, 5, 8, 0x080a0a0c, 0x0c0d0e0a, 0xff, 2, 0},
  43. {1, 1900, 4, 8, 0x080a0a0c, 0x0e0e0f0a, 0xff, 2, 0},
  44. {1, 2140, 4, 8, 0x090a0b0c, 0x0e0f100b, 0xff, 2, 0},
  45. {}
  46. };
  47. /*
  48. * The three slots have slightly different timing. The center values are good
  49. * for all slots. We use identical speed tables for them. In future use, if
  50. * DIMMs require separated tables, make more entries as needed.
  51. */
  52. static const struct board_specific_parameters *udimms[] = {
  53. udimm0,
  54. };
  55. static const struct board_specific_parameters rdimm0[] = {
  56. /*
  57. * memory controller 0
  58. * num| hi| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T
  59. * ranks| mhz|adjst| start | ctl2 | ctl3 | |delay |
  60. */
  61. {4, 1350, 5, 9, 0x08070605, 0x07080805, 0xff, 2, 0},
  62. {4, 1666, 5, 8, 0x08070605, 0x07080805, 0xff, 2, 0},
  63. {4, 2140, 5, 8, 0x08070605, 0x07081805, 0xff, 2, 0},
  64. {2, 1350, 5, 7, 0x0809090b, 0x0c0c0d09, 0xff, 2, 0},
  65. {2, 1666, 5, 8, 0x080a0a0c, 0x0c0d0e0a, 0xff, 2, 0},
  66. {2, 2140, 5, 8, 0x090a0b0c, 0x0e0f100b, 0xff, 2, 0},
  67. {1, 1350, 5, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0},
  68. {1, 1700, 5, 8, 0x080a0a0c, 0x0c0d0e0a, 0xff, 2, 0},
  69. {1, 1900, 4, 8, 0x080a0a0c, 0x0e0e0f0a, 0xff, 2, 0},
  70. {1, 2140, 4, 8, 0x090a0b0c, 0x0e0f100b, 0xff, 2, 0},
  71. {}
  72. };
  73. /*
  74. * The three slots have slightly different timing. See comments above.
  75. */
  76. static const struct board_specific_parameters *rdimms[] = {
  77. rdimm0,
  78. };
  79. void fsl_ddr_board_options(memctl_options_t *popts,
  80. dimm_params_t *pdimm,
  81. unsigned int ctrl_num)
  82. {
  83. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  84. ulong ddr_freq;
  85. if (ctrl_num > 2) {
  86. printf("Not supported controller number %d\n", ctrl_num);
  87. return;
  88. }
  89. if (!pdimm->n_ranks)
  90. return;
  91. /*
  92. * we use identical timing for all slots. If needed, change the code
  93. * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
  94. */
  95. if (popts->registered_dimm_en)
  96. pbsp = rdimms[0];
  97. else
  98. pbsp = udimms[0];
  99. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  100. * freqency and n_banks specified in board_specific_parameters table.
  101. */
  102. ddr_freq = get_ddr_freq(0) / 1000000;
  103. while (pbsp->datarate_mhz_high) {
  104. if (pbsp->n_ranks == pdimm->n_ranks) {
  105. if (ddr_freq <= pbsp->datarate_mhz_high) {
  106. popts->cpo_override = pbsp->cpo;
  107. popts->write_data_delay =
  108. pbsp->write_data_delay;
  109. popts->clk_adjust = pbsp->clk_adjust;
  110. popts->wrlvl_start = pbsp->wrlvl_start;
  111. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  112. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  113. popts->twoT_en = pbsp->force_2T;
  114. goto found;
  115. }
  116. pbsp_highest = pbsp;
  117. }
  118. pbsp++;
  119. }
  120. if (pbsp_highest) {
  121. printf("Error: board specific timing not found "
  122. "for data rate %lu MT/s\n"
  123. "Trying to use the highest speed (%u) parameters\n",
  124. ddr_freq, pbsp_highest->datarate_mhz_high);
  125. popts->cpo_override = pbsp_highest->cpo;
  126. popts->write_data_delay = pbsp_highest->write_data_delay;
  127. popts->clk_adjust = pbsp_highest->clk_adjust;
  128. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  129. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  130. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  131. popts->twoT_en = pbsp_highest->force_2T;
  132. } else {
  133. panic("DIMM is not supported by this board");
  134. }
  135. found:
  136. /*
  137. * Factors to consider for half-strength driver enable:
  138. * - number of DIMMs installed
  139. */
  140. popts->half_strength_driver_enable = 0;
  141. /*
  142. * Write leveling override
  143. */
  144. popts->wrlvl_override = 1;
  145. popts->wrlvl_sample = 0xf;
  146. /*
  147. * Rtt and Rtt_WR override
  148. */
  149. popts->rtt_override = 0;
  150. /* Enable ZQ calibration */
  151. popts->zq_en = 1;
  152. /* DHC_EN =1, ODT = 75 Ohm */
  153. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  154. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  155. }
  156. phys_size_t initdram(int board_type)
  157. {
  158. phys_size_t dram_size;
  159. puts("Initializing....using SPD\n");
  160. dram_size = fsl_ddr_sdram();
  161. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  162. dram_size *= 0x100000;
  163. puts(" DDR: ");
  164. return dram_size;
  165. }