cm_fx6.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511
  1. /*
  2. * Board functions for Compulab CM-FX6 board
  3. *
  4. * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
  5. *
  6. * Author: Nikita Kiryanov <nikita@compulab.co.il>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <fsl_esdhc.h>
  12. #include <miiphy.h>
  13. #include <netdev.h>
  14. #include <fdt_support.h>
  15. #include <sata.h>
  16. #include <asm/arch/crm_regs.h>
  17. #include <asm/arch/sys_proto.h>
  18. #include <asm/arch/iomux.h>
  19. #include <asm/imx-common/mxc_i2c.h>
  20. #include <asm/imx-common/sata.h>
  21. #include <asm/io.h>
  22. #include <asm/gpio.h>
  23. #include "common.h"
  24. #include "../common/eeprom.h"
  25. DECLARE_GLOBAL_DATA_PTR;
  26. #ifdef CONFIG_DWC_AHSATA
  27. static int cm_fx6_issd_gpios[] = {
  28. /* The order of the GPIOs in the array is important! */
  29. CM_FX6_SATA_PHY_SLP,
  30. CM_FX6_SATA_NRSTDLY,
  31. CM_FX6_SATA_PWREN,
  32. CM_FX6_SATA_NSTANDBY1,
  33. CM_FX6_SATA_NSTANDBY2,
  34. CM_FX6_SATA_LDO_EN,
  35. };
  36. static void cm_fx6_sata_power(int on)
  37. {
  38. int i;
  39. if (!on) { /* tell the iSSD that the power will be removed */
  40. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 1);
  41. mdelay(10);
  42. }
  43. for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
  44. gpio_direction_output(cm_fx6_issd_gpios[i], on);
  45. udelay(100);
  46. }
  47. if (!on) /* for compatibility lower the power loss interrupt */
  48. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
  49. }
  50. static iomux_v3_cfg_t const sata_pads[] = {
  51. /* SATA PWR */
  52. IOMUX_PADS(PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  53. IOMUX_PADS(PAD_EIM_A22__GPIO2_IO16 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  54. IOMUX_PADS(PAD_EIM_D20__GPIO3_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  55. IOMUX_PADS(PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  56. /* SATA CTRL */
  57. IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  58. IOMUX_PADS(PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  59. IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  60. IOMUX_PADS(PAD_EIM_A23__GPIO6_IO06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  61. IOMUX_PADS(PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  62. };
  63. static void cm_fx6_setup_issd(void)
  64. {
  65. SETUP_IOMUX_PADS(sata_pads);
  66. /* Make sure this gpio has logical 0 value */
  67. gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
  68. udelay(100);
  69. cm_fx6_sata_power(0);
  70. mdelay(250);
  71. cm_fx6_sata_power(1);
  72. }
  73. #define CM_FX6_SATA_INIT_RETRIES 10
  74. int sata_initialize(void)
  75. {
  76. int err, i;
  77. cm_fx6_setup_issd();
  78. for (i = 0; i < CM_FX6_SATA_INIT_RETRIES; i++) {
  79. err = setup_sata();
  80. if (err) {
  81. printf("SATA setup failed: %d\n", err);
  82. return err;
  83. }
  84. udelay(100);
  85. err = __sata_initialize();
  86. if (!err)
  87. break;
  88. /* There is no device on the SATA port */
  89. if (sata_port_status(0, 0) == 0)
  90. break;
  91. /* There's a device, but link not established. Retry */
  92. }
  93. return err;
  94. }
  95. #endif
  96. #ifdef CONFIG_SYS_I2C_MXC
  97. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  98. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  99. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  100. I2C_PADS(i2c0_pads,
  101. PAD_EIM_D21__I2C1_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  102. PAD_EIM_D21__GPIO3_IO21 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  103. IMX_GPIO_NR(3, 21),
  104. PAD_EIM_D28__I2C1_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  105. PAD_EIM_D28__GPIO3_IO28 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  106. IMX_GPIO_NR(3, 28));
  107. I2C_PADS(i2c1_pads,
  108. PAD_KEY_COL3__I2C2_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  109. PAD_KEY_COL3__GPIO4_IO12 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  110. IMX_GPIO_NR(4, 12),
  111. PAD_KEY_ROW3__I2C2_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  112. PAD_KEY_ROW3__GPIO4_IO13 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  113. IMX_GPIO_NR(4, 13));
  114. I2C_PADS(i2c2_pads,
  115. PAD_GPIO_3__I2C3_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
  116. PAD_GPIO_3__GPIO1_IO03 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  117. IMX_GPIO_NR(1, 3),
  118. PAD_GPIO_6__I2C3_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
  119. PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(I2C_PAD_CTRL),
  120. IMX_GPIO_NR(1, 6));
  121. static int cm_fx6_setup_one_i2c(int busnum, struct i2c_pads_info *pads)
  122. {
  123. int ret;
  124. ret = setup_i2c(busnum, CONFIG_SYS_I2C_SPEED, 0x7f, pads);
  125. if (ret)
  126. printf("Warning: I2C%d setup failed: %d\n", busnum, ret);
  127. return ret;
  128. }
  129. static int cm_fx6_setup_i2c(void)
  130. {
  131. int ret = 0, err;
  132. /* i2c<x>_pads are wierd macro variables; we can't use an array */
  133. err = cm_fx6_setup_one_i2c(0, I2C_PADS_INFO(i2c0_pads));
  134. if (err)
  135. ret = err;
  136. err = cm_fx6_setup_one_i2c(1, I2C_PADS_INFO(i2c1_pads));
  137. if (err)
  138. ret = err;
  139. err = cm_fx6_setup_one_i2c(2, I2C_PADS_INFO(i2c2_pads));
  140. if (err)
  141. ret = err;
  142. return ret;
  143. }
  144. #else
  145. static int cm_fx6_setup_i2c(void) { return 0; }
  146. #endif
  147. #ifdef CONFIG_USB_EHCI_MX6
  148. #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
  149. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  150. PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
  151. static int cm_fx6_usb_hub_reset(void)
  152. {
  153. int err;
  154. err = gpio_request(CM_FX6_USB_HUB_RST, "usb hub rst");
  155. if (err) {
  156. printf("USB hub rst gpio request failed: %d\n", err);
  157. return -1;
  158. }
  159. SETUP_IOMUX_PAD(PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL));
  160. gpio_direction_output(CM_FX6_USB_HUB_RST, 0);
  161. udelay(10);
  162. gpio_direction_output(CM_FX6_USB_HUB_RST, 1);
  163. mdelay(1);
  164. return 0;
  165. }
  166. static int cm_fx6_init_usb_otg(void)
  167. {
  168. int ret;
  169. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  170. ret = gpio_request(SB_FX6_USB_OTG_PWR, "usb-pwr");
  171. if (ret) {
  172. printf("USB OTG pwr gpio request failed: %d\n", ret);
  173. return ret;
  174. }
  175. SETUP_IOMUX_PAD(PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL));
  176. SETUP_IOMUX_PAD(PAD_ENET_RX_ER__USB_OTG_ID |
  177. MUX_PAD_CTRL(WEAK_PULLDOWN));
  178. clrbits_le32(&iomux->gpr[1], IOMUXC_GPR1_OTG_ID_MASK);
  179. /* disable ext. charger detect, or it'll affect signal quality at dp. */
  180. return gpio_direction_output(SB_FX6_USB_OTG_PWR, 0);
  181. }
  182. #define MX6_USBNC_BASEADDR 0x2184800
  183. #define USBNC_USB_H1_PWR_POL (1 << 9)
  184. int board_ehci_hcd_init(int port)
  185. {
  186. u32 *usbnc_usb_uh1_ctrl = (u32 *)(MX6_USBNC_BASEADDR + 4);
  187. switch (port) {
  188. case 0:
  189. return cm_fx6_init_usb_otg();
  190. case 1:
  191. SETUP_IOMUX_PAD(PAD_GPIO_0__USB_H1_PWR |
  192. MUX_PAD_CTRL(NO_PAD_CTRL));
  193. /* Set PWR polarity to match power switch's enable polarity */
  194. setbits_le32(usbnc_usb_uh1_ctrl, USBNC_USB_H1_PWR_POL);
  195. return cm_fx6_usb_hub_reset();
  196. default:
  197. break;
  198. }
  199. return 0;
  200. }
  201. int board_ehci_power(int port, int on)
  202. {
  203. if (port == 0)
  204. return gpio_direction_output(SB_FX6_USB_OTG_PWR, on);
  205. return 0;
  206. }
  207. #endif
  208. #ifdef CONFIG_FEC_MXC
  209. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  210. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  211. static int mx6_rgmii_rework(struct phy_device *phydev)
  212. {
  213. unsigned short val;
  214. /* Ar8031 phy SmartEEE feature cause link status generates glitch,
  215. * which cause ethernet link down/up issue, so disable SmartEEE
  216. */
  217. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x3);
  218. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x805d);
  219. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4003);
  220. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  221. val &= ~(0x1 << 8);
  222. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  223. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  224. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  225. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  226. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  227. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  228. val &= 0xffe3;
  229. val |= 0x18;
  230. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  231. /* introduce tx clock delay */
  232. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  233. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  234. val |= 0x0100;
  235. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  236. return 0;
  237. }
  238. int board_phy_config(struct phy_device *phydev)
  239. {
  240. mx6_rgmii_rework(phydev);
  241. if (phydev->drv->config)
  242. return phydev->drv->config(phydev);
  243. return 0;
  244. }
  245. static iomux_v3_cfg_t const enet_pads[] = {
  246. IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  247. IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  248. IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  249. IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  250. IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  251. IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  252. IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  253. IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  254. IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  255. IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  256. IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  257. IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  258. IOMUX_PADS(PAD_GPIO_0__CCM_CLKO1 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  259. IOMUX_PADS(PAD_GPIO_3__CCM_CLKO2 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  260. IOMUX_PADS(PAD_SD4_DAT0__GPIO2_IO08 | MUX_PAD_CTRL(0x84)),
  261. IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
  262. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  263. IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
  264. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  265. IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
  266. MUX_PAD_CTRL(ENET_PAD_CTRL)),
  267. };
  268. static int handle_mac_address(void)
  269. {
  270. unsigned char enetaddr[6];
  271. int rc;
  272. rc = eth_getenv_enetaddr("ethaddr", enetaddr);
  273. if (rc)
  274. return 0;
  275. rc = cl_eeprom_read_mac_addr(enetaddr);
  276. if (rc)
  277. return rc;
  278. if (!is_valid_ether_addr(enetaddr))
  279. return -1;
  280. return eth_setenv_enetaddr("ethaddr", enetaddr);
  281. }
  282. int board_eth_init(bd_t *bis)
  283. {
  284. int res = handle_mac_address();
  285. if (res)
  286. puts("No MAC address found\n");
  287. SETUP_IOMUX_PADS(enet_pads);
  288. /* phy reset */
  289. gpio_direction_output(CM_FX6_ENET_NRST, 0);
  290. udelay(500);
  291. gpio_set_value(CM_FX6_ENET_NRST, 1);
  292. enable_enet_clk(1);
  293. return cpu_eth_init(bis);
  294. }
  295. #endif
  296. #ifdef CONFIG_NAND_MXS
  297. static iomux_v3_cfg_t const nand_pads[] = {
  298. IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  299. IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL)),
  300. IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  301. IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  302. IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  303. IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  304. IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  305. IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  306. IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  307. IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  308. IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  309. IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  310. IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  311. IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
  312. };
  313. static void cm_fx6_setup_gpmi_nand(void)
  314. {
  315. SETUP_IOMUX_PADS(nand_pads);
  316. /* Enable clock roots */
  317. enable_usdhc_clk(1, 3);
  318. enable_usdhc_clk(1, 4);
  319. setup_gpmi_io_clk(MXC_CCM_CS2CDR_ENFC_CLK_PODF(0xf) |
  320. MXC_CCM_CS2CDR_ENFC_CLK_PRED(1) |
  321. MXC_CCM_CS2CDR_ENFC_CLK_SEL(0));
  322. }
  323. #else
  324. static void cm_fx6_setup_gpmi_nand(void) {}
  325. #endif
  326. #ifdef CONFIG_FSL_ESDHC
  327. static struct fsl_esdhc_cfg usdhc_cfg[3] = {
  328. {USDHC1_BASE_ADDR},
  329. {USDHC2_BASE_ADDR},
  330. {USDHC3_BASE_ADDR},
  331. };
  332. static enum mxc_clock usdhc_clk[3] = {
  333. MXC_ESDHC_CLK,
  334. MXC_ESDHC2_CLK,
  335. MXC_ESDHC3_CLK,
  336. };
  337. int board_mmc_init(bd_t *bis)
  338. {
  339. int i;
  340. cm_fx6_set_usdhc_iomux();
  341. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  342. usdhc_cfg[i].sdhc_clk = mxc_get_clock(usdhc_clk[i]);
  343. usdhc_cfg[i].max_bus_width = 4;
  344. fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  345. enable_usdhc_clk(1, i);
  346. }
  347. return 0;
  348. }
  349. #endif
  350. #ifdef CONFIG_OF_BOARD_SETUP
  351. void ft_board_setup(void *blob, bd_t *bd)
  352. {
  353. uint8_t enetaddr[6];
  354. /* MAC addr */
  355. if (eth_getenv_enetaddr("ethaddr", enetaddr)) {
  356. fdt_find_and_setprop(blob, "/fec", "local-mac-address",
  357. enetaddr, 6, 1);
  358. }
  359. }
  360. #endif
  361. int board_init(void)
  362. {
  363. int ret;
  364. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  365. cm_fx6_setup_gpmi_nand();
  366. /* Warn on failure but do not abort boot */
  367. ret = cm_fx6_setup_i2c();
  368. if (ret)
  369. printf("Warning: I2C setup failed: %d\n", ret);
  370. return 0;
  371. }
  372. int checkboard(void)
  373. {
  374. puts("Board: CM-FX6\n");
  375. return 0;
  376. }
  377. void dram_init_banksize(void)
  378. {
  379. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  380. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  381. switch (gd->ram_size) {
  382. case 0x10000000: /* DDR_16BIT_256MB */
  383. gd->bd->bi_dram[0].size = 0x10000000;
  384. gd->bd->bi_dram[1].size = 0;
  385. break;
  386. case 0x20000000: /* DDR_32BIT_512MB */
  387. gd->bd->bi_dram[0].size = 0x20000000;
  388. gd->bd->bi_dram[1].size = 0;
  389. break;
  390. case 0x40000000:
  391. if (is_cpu_type(MXC_CPU_MX6SOLO)) { /* DDR_32BIT_1GB */
  392. gd->bd->bi_dram[0].size = 0x20000000;
  393. gd->bd->bi_dram[1].size = 0x20000000;
  394. } else { /* DDR_64BIT_1GB */
  395. gd->bd->bi_dram[0].size = 0x40000000;
  396. gd->bd->bi_dram[1].size = 0;
  397. }
  398. break;
  399. case 0x80000000: /* DDR_64BIT_2GB */
  400. gd->bd->bi_dram[0].size = 0x40000000;
  401. gd->bd->bi_dram[1].size = 0x40000000;
  402. break;
  403. case 0xEFF00000: /* DDR_64BIT_4GB */
  404. gd->bd->bi_dram[0].size = 0x70000000;
  405. gd->bd->bi_dram[1].size = 0x7FF00000;
  406. break;
  407. }
  408. }
  409. int dram_init(void)
  410. {
  411. gd->ram_size = imx_ddr_size();
  412. switch (gd->ram_size) {
  413. case 0x10000000:
  414. case 0x20000000:
  415. case 0x40000000:
  416. case 0x80000000:
  417. break;
  418. case 0xF0000000:
  419. gd->ram_size -= 0x100000;
  420. break;
  421. default:
  422. printf("ERROR: Unsupported DRAM size 0x%lx\n", gd->ram_size);
  423. return -1;
  424. }
  425. return 0;
  426. }
  427. u32 get_board_rev(void)
  428. {
  429. return cl_eeprom_get_board_rev();
  430. }