mmc.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * Copyright 2008,2010 Freescale Semiconductor, Inc
  3. * Andy Fleming
  4. *
  5. * Based (loosely) on the Linux code
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef _MMC_H_
  10. #define _MMC_H_
  11. #include <linux/list.h>
  12. #include <linux/compiler.h>
  13. #include <part.h>
  14. #define SD_VERSION_SD 0x20000
  15. #define SD_VERSION_3 (SD_VERSION_SD | 0x300)
  16. #define SD_VERSION_2 (SD_VERSION_SD | 0x200)
  17. #define SD_VERSION_1_0 (SD_VERSION_SD | 0x100)
  18. #define SD_VERSION_1_10 (SD_VERSION_SD | 0x10a)
  19. #define MMC_VERSION_MMC 0x10000
  20. #define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC)
  21. #define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x102)
  22. #define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x104)
  23. #define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x202)
  24. #define MMC_VERSION_3 (MMC_VERSION_MMC | 0x300)
  25. #define MMC_VERSION_4 (MMC_VERSION_MMC | 0x400)
  26. #define MMC_VERSION_4_1 (MMC_VERSION_MMC | 0x401)
  27. #define MMC_VERSION_4_2 (MMC_VERSION_MMC | 0x402)
  28. #define MMC_VERSION_4_3 (MMC_VERSION_MMC | 0x403)
  29. #define MMC_VERSION_4_41 (MMC_VERSION_MMC | 0x429)
  30. #define MMC_VERSION_4_5 (MMC_VERSION_MMC | 0x405)
  31. #define MMC_VERSION_5_0 (MMC_VERSION_MMC | 0x500)
  32. #define MMC_MODE_HS (1 << 0)
  33. #define MMC_MODE_HS_52MHz (1 << 1)
  34. #define MMC_MODE_4BIT (1 << 2)
  35. #define MMC_MODE_8BIT (1 << 3)
  36. #define MMC_MODE_SPI (1 << 4)
  37. #define MMC_MODE_HC (1 << 5)
  38. #define MMC_MODE_DDR_52MHz (1 << 6)
  39. #define SD_DATA_4BIT 0x00040000
  40. #define IS_SD(x) (x->version & SD_VERSION_SD)
  41. #define MMC_DATA_READ 1
  42. #define MMC_DATA_WRITE 2
  43. #define NO_CARD_ERR -16 /* No SD/MMC card inserted */
  44. #define UNUSABLE_ERR -17 /* Unusable Card */
  45. #define COMM_ERR -18 /* Communications Error */
  46. #define TIMEOUT -19
  47. #define IN_PROGRESS -20 /* operation is in progress */
  48. #define SWITCH_ERR -21 /* Card reports failure to switch mode */
  49. #define MMC_CMD_GO_IDLE_STATE 0
  50. #define MMC_CMD_SEND_OP_COND 1
  51. #define MMC_CMD_ALL_SEND_CID 2
  52. #define MMC_CMD_SET_RELATIVE_ADDR 3
  53. #define MMC_CMD_SET_DSR 4
  54. #define MMC_CMD_SWITCH 6
  55. #define MMC_CMD_SELECT_CARD 7
  56. #define MMC_CMD_SEND_EXT_CSD 8
  57. #define MMC_CMD_SEND_CSD 9
  58. #define MMC_CMD_SEND_CID 10
  59. #define MMC_CMD_STOP_TRANSMISSION 12
  60. #define MMC_CMD_SEND_STATUS 13
  61. #define MMC_CMD_SET_BLOCKLEN 16
  62. #define MMC_CMD_READ_SINGLE_BLOCK 17
  63. #define MMC_CMD_READ_MULTIPLE_BLOCK 18
  64. #define MMC_CMD_SET_BLOCK_COUNT 23
  65. #define MMC_CMD_WRITE_SINGLE_BLOCK 24
  66. #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
  67. #define MMC_CMD_ERASE_GROUP_START 35
  68. #define MMC_CMD_ERASE_GROUP_END 36
  69. #define MMC_CMD_ERASE 38
  70. #define MMC_CMD_APP_CMD 55
  71. #define MMC_CMD_SPI_READ_OCR 58
  72. #define MMC_CMD_SPI_CRC_ON_OFF 59
  73. #define MMC_CMD_RES_MAN 62
  74. #define MMC_CMD62_ARG1 0xefac62ec
  75. #define MMC_CMD62_ARG2 0xcbaea7
  76. #define SD_CMD_SEND_RELATIVE_ADDR 3
  77. #define SD_CMD_SWITCH_FUNC 6
  78. #define SD_CMD_SEND_IF_COND 8
  79. #define SD_CMD_APP_SET_BUS_WIDTH 6
  80. #define SD_CMD_ERASE_WR_BLK_START 32
  81. #define SD_CMD_ERASE_WR_BLK_END 33
  82. #define SD_CMD_APP_SEND_OP_COND 41
  83. #define SD_CMD_APP_SEND_SCR 51
  84. /* SCR definitions in different words */
  85. #define SD_HIGHSPEED_BUSY 0x00020000
  86. #define SD_HIGHSPEED_SUPPORTED 0x00020000
  87. #define OCR_BUSY 0x80000000
  88. #define OCR_HCS 0x40000000
  89. #define OCR_VOLTAGE_MASK 0x007FFF80
  90. #define OCR_ACCESS_MODE 0x60000000
  91. #define SECURE_ERASE 0x80000000
  92. #define MMC_STATUS_MASK (~0x0206BF7F)
  93. #define MMC_STATUS_SWITCH_ERROR (1 << 7)
  94. #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
  95. #define MMC_STATUS_CURR_STATE (0xf << 9)
  96. #define MMC_STATUS_ERROR (1 << 19)
  97. #define MMC_STATE_PRG (7 << 9)
  98. #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
  99. #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
  100. #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
  101. #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
  102. #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
  103. #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
  104. #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
  105. #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
  106. #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
  107. #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
  108. #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
  109. #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
  110. #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
  111. #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
  112. #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
  113. #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
  114. #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
  115. #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
  116. #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
  117. addressed by index which are
  118. 1 in value field */
  119. #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
  120. addressed by index, which are
  121. 1 in value field */
  122. #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
  123. #define SD_SWITCH_CHECK 0
  124. #define SD_SWITCH_SWITCH 1
  125. /*
  126. * EXT_CSD fields
  127. */
  128. #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
  129. #define EXT_CSD_PARTITION_SETTING 155 /* R/W */
  130. #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
  131. #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
  132. #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
  133. #define EXT_CSD_RPMB_MULT 168 /* RO */
  134. #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
  135. #define EXT_CSD_BOOT_BUS_WIDTH 177
  136. #define EXT_CSD_PART_CONF 179 /* R/W */
  137. #define EXT_CSD_BUS_WIDTH 183 /* R/W */
  138. #define EXT_CSD_HS_TIMING 185 /* R/W */
  139. #define EXT_CSD_REV 192 /* RO */
  140. #define EXT_CSD_CARD_TYPE 196 /* RO */
  141. #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
  142. #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
  143. #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
  144. #define EXT_CSD_BOOT_MULT 226 /* RO */
  145. /*
  146. * EXT_CSD field definitions
  147. */
  148. #define EXT_CSD_CMD_SET_NORMAL (1 << 0)
  149. #define EXT_CSD_CMD_SET_SECURE (1 << 1)
  150. #define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
  151. #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
  152. #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
  153. #define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
  154. #define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
  155. #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
  156. | EXT_CSD_CARD_TYPE_DDR_1_2V)
  157. #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
  158. #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
  159. #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
  160. #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
  161. #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
  162. #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
  163. #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
  164. #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
  165. #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
  166. #define EXT_CSD_BOOT_ACK(x) (x << 6)
  167. #define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
  168. #define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
  169. #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
  170. #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
  171. #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
  172. #define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
  173. #define R1_ILLEGAL_COMMAND (1 << 22)
  174. #define R1_APP_CMD (1 << 5)
  175. #define MMC_RSP_PRESENT (1 << 0)
  176. #define MMC_RSP_136 (1 << 1) /* 136 bit response */
  177. #define MMC_RSP_CRC (1 << 2) /* expect valid crc */
  178. #define MMC_RSP_BUSY (1 << 3) /* card may send busy */
  179. #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
  180. #define MMC_RSP_NONE (0)
  181. #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  182. #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
  183. MMC_RSP_BUSY)
  184. #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
  185. #define MMC_RSP_R3 (MMC_RSP_PRESENT)
  186. #define MMC_RSP_R4 (MMC_RSP_PRESENT)
  187. #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  188. #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  189. #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
  190. #define MMCPART_NOAVAILABLE (0xff)
  191. #define PART_ACCESS_MASK (0x7)
  192. #define PART_SUPPORT (0x1)
  193. #define PART_ENH_ATTRIB (0x1f)
  194. /* Maximum block size for MMC */
  195. #define MMC_MAX_BLOCK_LEN 512
  196. /* The number of MMC physical partitions. These consist of:
  197. * boot partitions (2), general purpose partitions (4) in MMC v4.4.
  198. */
  199. #define MMC_NUM_BOOT_PARTITION 2
  200. #define MMC_PART_RPMB 3 /* RPMB partition number */
  201. struct mmc_cid {
  202. unsigned long psn;
  203. unsigned short oid;
  204. unsigned char mid;
  205. unsigned char prv;
  206. unsigned char mdt;
  207. char pnm[7];
  208. };
  209. struct mmc_cmd {
  210. ushort cmdidx;
  211. uint resp_type;
  212. uint cmdarg;
  213. uint response[4];
  214. };
  215. struct mmc_data {
  216. union {
  217. char *dest;
  218. const char *src; /* src buffers don't get written to */
  219. };
  220. uint flags;
  221. uint blocks;
  222. uint blocksize;
  223. };
  224. /* forward decl. */
  225. struct mmc;
  226. struct mmc_ops {
  227. int (*send_cmd)(struct mmc *mmc,
  228. struct mmc_cmd *cmd, struct mmc_data *data);
  229. void (*set_ios)(struct mmc *mmc);
  230. int (*init)(struct mmc *mmc);
  231. int (*getcd)(struct mmc *mmc);
  232. int (*getwp)(struct mmc *mmc);
  233. };
  234. struct mmc_config {
  235. const char *name;
  236. const struct mmc_ops *ops;
  237. uint host_caps;
  238. uint voltages;
  239. uint f_min;
  240. uint f_max;
  241. uint b_max;
  242. unsigned char part_type;
  243. };
  244. /* TODO struct mmc should be in mmc_private but it's hard to fix right now */
  245. struct mmc {
  246. struct list_head link;
  247. const struct mmc_config *cfg; /* provided configuration */
  248. uint version;
  249. void *priv;
  250. uint has_init;
  251. int high_capacity;
  252. uint bus_width;
  253. uint clock;
  254. uint card_caps;
  255. uint ocr;
  256. uint dsr;
  257. uint dsr_imp;
  258. uint scr[2];
  259. uint csd[4];
  260. uint cid[4];
  261. ushort rca;
  262. char part_config;
  263. char part_num;
  264. uint tran_speed;
  265. uint read_bl_len;
  266. uint write_bl_len;
  267. uint erase_grp_size;
  268. u64 capacity;
  269. u64 capacity_user;
  270. u64 capacity_boot;
  271. u64 capacity_rpmb;
  272. u64 capacity_gp[4];
  273. block_dev_desc_t block_dev;
  274. char op_cond_pending; /* 1 if we are waiting on an op_cond command */
  275. char init_in_progress; /* 1 if we have done mmc_start_init() */
  276. char preinit; /* start init as early as possible */
  277. uint op_cond_response; /* the response byte from the last op_cond */
  278. };
  279. int mmc_register(struct mmc *mmc);
  280. struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
  281. void mmc_destroy(struct mmc *mmc);
  282. int mmc_initialize(bd_t *bis);
  283. int mmc_init(struct mmc *mmc);
  284. int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
  285. void mmc_set_clock(struct mmc *mmc, uint clock);
  286. struct mmc *find_mmc_device(int dev_num);
  287. int mmc_set_dev(int dev_num);
  288. void print_mmc_devices(char separator);
  289. int get_mmc_num(void);
  290. int mmc_switch_part(int dev_num, unsigned int part_num);
  291. int mmc_getcd(struct mmc *mmc);
  292. int board_mmc_getcd(struct mmc *mmc);
  293. int mmc_getwp(struct mmc *mmc);
  294. int board_mmc_getwp(struct mmc *mmc);
  295. int mmc_set_dsr(struct mmc *mmc, u16 val);
  296. /* Function to change the size of boot partition and rpmb partitions */
  297. int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
  298. unsigned long rpmbsize);
  299. /* Function to modify the PARTITION_CONFIG field of EXT_CSD */
  300. int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
  301. /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
  302. int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
  303. /* Function to modify the RST_n_FUNCTION field of EXT_CSD */
  304. int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
  305. /* Functions to read / write the RPMB partition */
  306. int mmc_rpmb_set_key(struct mmc *mmc, void *key);
  307. int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
  308. int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
  309. unsigned short cnt, unsigned char *key);
  310. int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
  311. unsigned short cnt, unsigned char *key);
  312. /**
  313. * Start device initialization and return immediately; it does not block on
  314. * polling OCR (operation condition register) status. Then you should call
  315. * mmc_init, which would block on polling OCR status and complete the device
  316. * initializatin.
  317. *
  318. * @param mmc Pointer to a MMC device struct
  319. * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
  320. */
  321. int mmc_start_init(struct mmc *mmc);
  322. /**
  323. * Set preinit flag of mmc device.
  324. *
  325. * This will cause the device to be pre-inited during mmc_initialize(),
  326. * which may save boot time if the device is not accessed until later.
  327. * Some eMMC devices take 200-300ms to init, but unfortunately they
  328. * must be sent a series of commands to even get them to start preparing
  329. * for operation.
  330. *
  331. * @param mmc Pointer to a MMC device struct
  332. * @param preinit preinit flag value
  333. */
  334. void mmc_set_preinit(struct mmc *mmc, int preinit);
  335. #ifdef CONFIG_GENERIC_MMC
  336. #ifdef CONFIG_MMC_SPI
  337. #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
  338. #else
  339. #define mmc_host_is_spi(mmc) 0
  340. #endif
  341. struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
  342. #else
  343. int mmc_legacy_init(int verbose);
  344. #endif
  345. void board_mmc_power_init(void);
  346. int board_mmc_init(bd_t *bis);
  347. int cpu_mmc_init(bd_t *bis);
  348. int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
  349. /* Set block count limit because of 16 bit register limit on some hardware*/
  350. #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
  351. #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
  352. #endif
  353. #endif /* _MMC_H_ */