omap_hsmmc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <mmc.h>
  28. #include <part.h>
  29. #include <i2c.h>
  30. #include <twl4030.h>
  31. #include <twl6030.h>
  32. #include <palmas.h>
  33. #include <asm/gpio.h>
  34. #include <asm/io.h>
  35. #include <asm/arch/mmc_host_def.h>
  36. #include <asm/arch/sys_proto.h>
  37. /* simplify defines to OMAP_HSMMC_USE_GPIO */
  38. #if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
  39. (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
  40. #define OMAP_HSMMC_USE_GPIO
  41. #else
  42. #undef OMAP_HSMMC_USE_GPIO
  43. #endif
  44. /* common definitions for all OMAPs */
  45. #define SYSCTL_SRC (1 << 25)
  46. #define SYSCTL_SRD (1 << 26)
  47. struct omap_hsmmc_data {
  48. struct hsmmc *base_addr;
  49. struct mmc_config cfg;
  50. #ifdef OMAP_HSMMC_USE_GPIO
  51. int cd_gpio;
  52. int wp_gpio;
  53. #endif
  54. };
  55. /* If we fail after 1 second wait, something is really bad */
  56. #define MAX_RETRY_MS 1000
  57. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
  58. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  59. unsigned int siz);
  60. #ifdef OMAP_HSMMC_USE_GPIO
  61. static int omap_mmc_setup_gpio_in(int gpio, const char *label)
  62. {
  63. int ret;
  64. #ifndef CONFIG_DM_GPIO
  65. if (!gpio_is_valid(gpio))
  66. return -1;
  67. #endif
  68. ret = gpio_request(gpio, label);
  69. if (ret)
  70. return ret;
  71. ret = gpio_direction_input(gpio);
  72. if (ret)
  73. return ret;
  74. return gpio;
  75. }
  76. #endif
  77. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  78. static void omap4_vmmc_pbias_config(struct mmc *mmc)
  79. {
  80. u32 value = 0;
  81. value = readl((*ctrl)->control_pbiaslite);
  82. value &= ~(MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ);
  83. writel(value, (*ctrl)->control_pbiaslite);
  84. /* set VMMC to 3V */
  85. twl6030_power_mmc_init();
  86. value = readl((*ctrl)->control_pbiaslite);
  87. value |= MMC1_PBIASLITE_VMODE | MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ;
  88. writel(value, (*ctrl)->control_pbiaslite);
  89. }
  90. #endif
  91. #if defined(CONFIG_OMAP54XX) && defined(CONFIG_PALMAS_POWER)
  92. static void omap5_pbias_config(struct mmc *mmc)
  93. {
  94. u32 value = 0;
  95. value = readl((*ctrl)->control_pbias);
  96. value &= ~SDCARD_PWRDNZ;
  97. writel(value, (*ctrl)->control_pbias);
  98. udelay(10); /* wait 10 us */
  99. value &= ~SDCARD_BIAS_PWRDNZ;
  100. writel(value, (*ctrl)->control_pbias);
  101. palmas_mmc1_poweron_ldo();
  102. value = readl((*ctrl)->control_pbias);
  103. value |= SDCARD_BIAS_PWRDNZ;
  104. writel(value, (*ctrl)->control_pbias);
  105. udelay(150); /* wait 150 us */
  106. value |= SDCARD_PWRDNZ;
  107. writel(value, (*ctrl)->control_pbias);
  108. udelay(150); /* wait 150 us */
  109. }
  110. #endif
  111. static unsigned char mmc_board_init(struct mmc *mmc)
  112. {
  113. #if defined(CONFIG_OMAP34XX)
  114. t2_t *t2_base = (t2_t *)T2_BASE;
  115. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  116. u32 pbias_lite;
  117. pbias_lite = readl(&t2_base->pbias_lite);
  118. pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
  119. writel(pbias_lite, &t2_base->pbias_lite);
  120. writel(pbias_lite | PBIASLITEPWRDNZ1 |
  121. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  122. &t2_base->pbias_lite);
  123. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  124. &t2_base->devconf0);
  125. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  126. &t2_base->devconf1);
  127. /* Change from default of 52MHz to 26MHz if necessary */
  128. if (!(mmc->cfg->host_caps & MMC_MODE_HS_52MHz))
  129. writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
  130. &t2_base->ctl_prog_io1);
  131. writel(readl(&prcm_base->fclken1_core) |
  132. EN_MMC1 | EN_MMC2 | EN_MMC3,
  133. &prcm_base->fclken1_core);
  134. writel(readl(&prcm_base->iclken1_core) |
  135. EN_MMC1 | EN_MMC2 | EN_MMC3,
  136. &prcm_base->iclken1_core);
  137. #endif
  138. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  139. /* PBIAS config needed for MMC1 only */
  140. if (mmc->block_dev.dev == 0)
  141. omap4_vmmc_pbias_config(mmc);
  142. #endif
  143. #if defined(CONFIG_OMAP54XX) && defined(CONFIG_PALMAS_POWER)
  144. if (mmc->block_dev.dev == 0)
  145. omap5_pbias_config(mmc);
  146. #endif
  147. return 0;
  148. }
  149. void mmc_init_stream(struct hsmmc *mmc_base)
  150. {
  151. ulong start;
  152. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  153. writel(MMC_CMD0, &mmc_base->cmd);
  154. start = get_timer(0);
  155. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  156. if (get_timer(0) - start > MAX_RETRY_MS) {
  157. printf("%s: timedout waiting for cc!\n", __func__);
  158. return;
  159. }
  160. }
  161. writel(CC_MASK, &mmc_base->stat)
  162. ;
  163. writel(MMC_CMD0, &mmc_base->cmd)
  164. ;
  165. start = get_timer(0);
  166. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  167. if (get_timer(0) - start > MAX_RETRY_MS) {
  168. printf("%s: timedout waiting for cc2!\n", __func__);
  169. return;
  170. }
  171. }
  172. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  173. }
  174. static int omap_hsmmc_init_setup(struct mmc *mmc)
  175. {
  176. struct hsmmc *mmc_base;
  177. unsigned int reg_val;
  178. unsigned int dsor;
  179. ulong start;
  180. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  181. mmc_board_init(mmc);
  182. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  183. &mmc_base->sysconfig);
  184. start = get_timer(0);
  185. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  186. if (get_timer(0) - start > MAX_RETRY_MS) {
  187. printf("%s: timedout waiting for cc2!\n", __func__);
  188. return TIMEOUT;
  189. }
  190. }
  191. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  192. start = get_timer(0);
  193. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  194. if (get_timer(0) - start > MAX_RETRY_MS) {
  195. printf("%s: timedout waiting for softresetall!\n",
  196. __func__);
  197. return TIMEOUT;
  198. }
  199. }
  200. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  201. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  202. &mmc_base->capa);
  203. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  204. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  205. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  206. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  207. dsor = 240;
  208. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  209. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  210. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  211. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  212. start = get_timer(0);
  213. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  214. if (get_timer(0) - start > MAX_RETRY_MS) {
  215. printf("%s: timedout waiting for ics!\n", __func__);
  216. return TIMEOUT;
  217. }
  218. }
  219. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  220. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  221. writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
  222. IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
  223. &mmc_base->ie);
  224. mmc_init_stream(mmc_base);
  225. return 0;
  226. }
  227. /*
  228. * MMC controller internal finite state machine reset
  229. *
  230. * Used to reset command or data internal state machines, using respectively
  231. * SRC or SRD bit of SYSCTL register
  232. */
  233. static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
  234. {
  235. ulong start;
  236. mmc_reg_out(&mmc_base->sysctl, bit, bit);
  237. /*
  238. * CMD(DAT) lines reset procedures are slightly different
  239. * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
  240. * According to OMAP3 TRM:
  241. * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
  242. * returns to 0x0.
  243. * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
  244. * procedure steps must be as follows:
  245. * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
  246. * MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
  247. * 2. Poll the SRC(SRD) bit until it is set to 0x1.
  248. * 3. Wait until the SRC (SRD) bit returns to 0x0
  249. * (reset procedure is completed).
  250. */
  251. #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  252. defined(CONFIG_AM33XX)
  253. if (!(readl(&mmc_base->sysctl) & bit)) {
  254. start = get_timer(0);
  255. while (!(readl(&mmc_base->sysctl) & bit)) {
  256. if (get_timer(0) - start > MAX_RETRY_MS)
  257. return;
  258. }
  259. }
  260. #endif
  261. start = get_timer(0);
  262. while ((readl(&mmc_base->sysctl) & bit) != 0) {
  263. if (get_timer(0) - start > MAX_RETRY_MS) {
  264. printf("%s: timedout waiting for sysctl %x to clear\n",
  265. __func__, bit);
  266. return;
  267. }
  268. }
  269. }
  270. static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  271. struct mmc_data *data)
  272. {
  273. struct hsmmc *mmc_base;
  274. unsigned int flags, mmc_stat;
  275. ulong start;
  276. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  277. start = get_timer(0);
  278. while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
  279. if (get_timer(0) - start > MAX_RETRY_MS) {
  280. printf("%s: timedout waiting on cmd inhibit to clear\n",
  281. __func__);
  282. return TIMEOUT;
  283. }
  284. }
  285. writel(0xFFFFFFFF, &mmc_base->stat);
  286. start = get_timer(0);
  287. while (readl(&mmc_base->stat)) {
  288. if (get_timer(0) - start > MAX_RETRY_MS) {
  289. printf("%s: timedout waiting for STAT (%x) to clear\n",
  290. __func__, readl(&mmc_base->stat));
  291. return TIMEOUT;
  292. }
  293. }
  294. /*
  295. * CMDREG
  296. * CMDIDX[13:8] : Command index
  297. * DATAPRNT[5] : Data Present Select
  298. * ENCMDIDX[4] : Command Index Check Enable
  299. * ENCMDCRC[3] : Command CRC Check Enable
  300. * RSPTYP[1:0]
  301. * 00 = No Response
  302. * 01 = Length 136
  303. * 10 = Length 48
  304. * 11 = Length 48 Check busy after response
  305. */
  306. /* Delay added before checking the status of frq change
  307. * retry not supported by mmc.c(core file)
  308. */
  309. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  310. udelay(50000); /* wait 50 ms */
  311. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  312. flags = 0;
  313. else if (cmd->resp_type & MMC_RSP_136)
  314. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  315. else if (cmd->resp_type & MMC_RSP_BUSY)
  316. flags = RSP_TYPE_LGHT48B;
  317. else
  318. flags = RSP_TYPE_LGHT48;
  319. /* enable default flags */
  320. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  321. MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
  322. if (cmd->resp_type & MMC_RSP_CRC)
  323. flags |= CCCE_CHECK;
  324. if (cmd->resp_type & MMC_RSP_OPCODE)
  325. flags |= CICE_CHECK;
  326. if (data) {
  327. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  328. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  329. flags |= (MSBS_MULTIBLK | BCE_ENABLE);
  330. data->blocksize = 512;
  331. writel(data->blocksize | (data->blocks << 16),
  332. &mmc_base->blk);
  333. } else
  334. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  335. if (data->flags & MMC_DATA_READ)
  336. flags |= (DP_DATA | DDIR_READ);
  337. else
  338. flags |= (DP_DATA | DDIR_WRITE);
  339. }
  340. writel(cmd->cmdarg, &mmc_base->arg);
  341. udelay(20); /* To fix "No status update" error on eMMC */
  342. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  343. start = get_timer(0);
  344. do {
  345. mmc_stat = readl(&mmc_base->stat);
  346. if (get_timer(0) - start > MAX_RETRY_MS) {
  347. printf("%s : timeout: No status update\n", __func__);
  348. return TIMEOUT;
  349. }
  350. } while (!mmc_stat);
  351. if ((mmc_stat & IE_CTO) != 0) {
  352. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  353. return TIMEOUT;
  354. } else if ((mmc_stat & ERRI_MASK) != 0)
  355. return -1;
  356. if (mmc_stat & CC_MASK) {
  357. writel(CC_MASK, &mmc_base->stat);
  358. if (cmd->resp_type & MMC_RSP_PRESENT) {
  359. if (cmd->resp_type & MMC_RSP_136) {
  360. /* response type 2 */
  361. cmd->response[3] = readl(&mmc_base->rsp10);
  362. cmd->response[2] = readl(&mmc_base->rsp32);
  363. cmd->response[1] = readl(&mmc_base->rsp54);
  364. cmd->response[0] = readl(&mmc_base->rsp76);
  365. } else
  366. /* response types 1, 1b, 3, 4, 5, 6 */
  367. cmd->response[0] = readl(&mmc_base->rsp10);
  368. }
  369. }
  370. if (data && (data->flags & MMC_DATA_READ)) {
  371. mmc_read_data(mmc_base, data->dest,
  372. data->blocksize * data->blocks);
  373. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  374. mmc_write_data(mmc_base, data->src,
  375. data->blocksize * data->blocks);
  376. }
  377. return 0;
  378. }
  379. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
  380. {
  381. unsigned int *output_buf = (unsigned int *)buf;
  382. unsigned int mmc_stat;
  383. unsigned int count;
  384. /*
  385. * Start Polled Read
  386. */
  387. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  388. count /= 4;
  389. while (size) {
  390. ulong start = get_timer(0);
  391. do {
  392. mmc_stat = readl(&mmc_base->stat);
  393. if (get_timer(0) - start > MAX_RETRY_MS) {
  394. printf("%s: timedout waiting for status!\n",
  395. __func__);
  396. return TIMEOUT;
  397. }
  398. } while (mmc_stat == 0);
  399. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  400. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  401. if ((mmc_stat & ERRI_MASK) != 0)
  402. return 1;
  403. if (mmc_stat & BRR_MASK) {
  404. unsigned int k;
  405. writel(readl(&mmc_base->stat) | BRR_MASK,
  406. &mmc_base->stat);
  407. for (k = 0; k < count; k++) {
  408. *output_buf = readl(&mmc_base->data);
  409. output_buf++;
  410. }
  411. size -= (count*4);
  412. }
  413. if (mmc_stat & BWR_MASK)
  414. writel(readl(&mmc_base->stat) | BWR_MASK,
  415. &mmc_base->stat);
  416. if (mmc_stat & TC_MASK) {
  417. writel(readl(&mmc_base->stat) | TC_MASK,
  418. &mmc_base->stat);
  419. break;
  420. }
  421. }
  422. return 0;
  423. }
  424. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  425. unsigned int size)
  426. {
  427. unsigned int *input_buf = (unsigned int *)buf;
  428. unsigned int mmc_stat;
  429. unsigned int count;
  430. /*
  431. * Start Polled Write
  432. */
  433. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  434. count /= 4;
  435. while (size) {
  436. ulong start = get_timer(0);
  437. do {
  438. mmc_stat = readl(&mmc_base->stat);
  439. if (get_timer(0) - start > MAX_RETRY_MS) {
  440. printf("%s: timedout waiting for status!\n",
  441. __func__);
  442. return TIMEOUT;
  443. }
  444. } while (mmc_stat == 0);
  445. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  446. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  447. if ((mmc_stat & ERRI_MASK) != 0)
  448. return 1;
  449. if (mmc_stat & BWR_MASK) {
  450. unsigned int k;
  451. writel(readl(&mmc_base->stat) | BWR_MASK,
  452. &mmc_base->stat);
  453. for (k = 0; k < count; k++) {
  454. writel(*input_buf, &mmc_base->data);
  455. input_buf++;
  456. }
  457. size -= (count*4);
  458. }
  459. if (mmc_stat & BRR_MASK)
  460. writel(readl(&mmc_base->stat) | BRR_MASK,
  461. &mmc_base->stat);
  462. if (mmc_stat & TC_MASK) {
  463. writel(readl(&mmc_base->stat) | TC_MASK,
  464. &mmc_base->stat);
  465. break;
  466. }
  467. }
  468. return 0;
  469. }
  470. static void omap_hsmmc_set_ios(struct mmc *mmc)
  471. {
  472. struct hsmmc *mmc_base;
  473. unsigned int dsor = 0;
  474. ulong start;
  475. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  476. /* configue bus width */
  477. switch (mmc->bus_width) {
  478. case 8:
  479. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  480. &mmc_base->con);
  481. break;
  482. case 4:
  483. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  484. &mmc_base->con);
  485. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  486. &mmc_base->hctl);
  487. break;
  488. case 1:
  489. default:
  490. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  491. &mmc_base->con);
  492. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  493. &mmc_base->hctl);
  494. break;
  495. }
  496. /* configure clock with 96Mhz system clock.
  497. */
  498. if (mmc->clock != 0) {
  499. dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
  500. if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
  501. dsor++;
  502. }
  503. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  504. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  505. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  506. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  507. start = get_timer(0);
  508. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  509. if (get_timer(0) - start > MAX_RETRY_MS) {
  510. printf("%s: timedout waiting for ics!\n", __func__);
  511. return;
  512. }
  513. }
  514. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  515. }
  516. #ifdef OMAP_HSMMC_USE_GPIO
  517. static int omap_hsmmc_getcd(struct mmc *mmc)
  518. {
  519. struct omap_hsmmc_data *priv_data = mmc->priv;
  520. int cd_gpio;
  521. /* if no CD return as 1 */
  522. cd_gpio = priv_data->cd_gpio;
  523. if (cd_gpio < 0)
  524. return 1;
  525. /* NOTE: assumes card detect signal is active-low */
  526. return !gpio_get_value(cd_gpio);
  527. }
  528. static int omap_hsmmc_getwp(struct mmc *mmc)
  529. {
  530. struct omap_hsmmc_data *priv_data = mmc->priv;
  531. int wp_gpio;
  532. /* if no WP return as 0 */
  533. wp_gpio = priv_data->wp_gpio;
  534. if (wp_gpio < 0)
  535. return 0;
  536. /* NOTE: assumes write protect signal is active-high */
  537. return gpio_get_value(wp_gpio);
  538. }
  539. #endif
  540. static const struct mmc_ops omap_hsmmc_ops = {
  541. .send_cmd = omap_hsmmc_send_cmd,
  542. .set_ios = omap_hsmmc_set_ios,
  543. .init = omap_hsmmc_init_setup,
  544. #ifdef OMAP_HSMMC_USE_GPIO
  545. .getcd = omap_hsmmc_getcd,
  546. .getwp = omap_hsmmc_getwp,
  547. #endif
  548. };
  549. int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
  550. int wp_gpio)
  551. {
  552. struct mmc *mmc;
  553. struct omap_hsmmc_data *priv_data;
  554. struct mmc_config *cfg;
  555. uint host_caps_val;
  556. priv_data = malloc(sizeof(*priv_data));
  557. if (priv_data == NULL)
  558. return -1;
  559. host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS |
  560. MMC_MODE_HC;
  561. switch (dev_index) {
  562. case 0:
  563. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  564. break;
  565. #ifdef OMAP_HSMMC2_BASE
  566. case 1:
  567. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
  568. #if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  569. defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)) && \
  570. defined(CONFIG_HSMMC2_8BIT)
  571. /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
  572. host_caps_val |= MMC_MODE_8BIT;
  573. #endif
  574. break;
  575. #endif
  576. #ifdef OMAP_HSMMC3_BASE
  577. case 2:
  578. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
  579. #if (defined(CONFIG_DRA7XX) || defined(CONFIG_AM57XX)) && defined(CONFIG_HSMMC3_8BIT)
  580. /* Enable 8-bit interface for eMMC on DRA7XX */
  581. host_caps_val |= MMC_MODE_8BIT;
  582. #endif
  583. break;
  584. #endif
  585. default:
  586. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  587. return 1;
  588. }
  589. #ifdef OMAP_HSMMC_USE_GPIO
  590. /* on error gpio values are set to -1, which is what we want */
  591. priv_data->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
  592. priv_data->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
  593. #endif
  594. cfg = &priv_data->cfg;
  595. cfg->name = "OMAP SD/MMC";
  596. cfg->ops = &omap_hsmmc_ops;
  597. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  598. cfg->host_caps = host_caps_val & ~host_caps_mask;
  599. cfg->f_min = 400000;
  600. if (f_max != 0)
  601. cfg->f_max = f_max;
  602. else {
  603. if (cfg->host_caps & MMC_MODE_HS) {
  604. if (cfg->host_caps & MMC_MODE_HS_52MHz)
  605. cfg->f_max = 52000000;
  606. else
  607. cfg->f_max = 26000000;
  608. } else
  609. cfg->f_max = 20000000;
  610. }
  611. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  612. #if defined(CONFIG_OMAP34XX)
  613. /*
  614. * Silicon revs 2.1 and older do not support multiblock transfers.
  615. */
  616. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  617. cfg->b_max = 1;
  618. #endif
  619. mmc = mmc_create(cfg, priv_data);
  620. if (mmc == NULL)
  621. return -1;
  622. return 0;
  623. }