mvneta.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652
  1. /*
  2. * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
  3. *
  4. * U-Boot version:
  5. * Copyright (C) 2014 Stefan Roese <sr@denx.de>
  6. *
  7. * Based on the Linux version which is:
  8. * Copyright (C) 2012 Marvell
  9. *
  10. * Rami Rosen <rosenr@marvell.com>
  11. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  12. *
  13. * SPDX-License-Identifier: GPL-2.0
  14. */
  15. #include <common.h>
  16. #include <net.h>
  17. #include <netdev.h>
  18. #include <config.h>
  19. #include <malloc.h>
  20. #include <asm/io.h>
  21. #include <asm/errno.h>
  22. #include <phy.h>
  23. #include <miiphy.h>
  24. #include <watchdog.h>
  25. #include <asm/arch/cpu.h>
  26. #include <asm/arch/soc.h>
  27. #include <linux/compat.h>
  28. #include <linux/mbus.h>
  29. #if !defined(CONFIG_PHYLIB)
  30. # error Marvell mvneta requires PHYLIB
  31. #endif
  32. /* Some linux -> U-Boot compatibility stuff */
  33. #define netdev_err(dev, fmt, args...) \
  34. printf(fmt, ##args)
  35. #define netdev_warn(dev, fmt, args...) \
  36. printf(fmt, ##args)
  37. #define netdev_info(dev, fmt, args...) \
  38. printf(fmt, ##args)
  39. #define CONFIG_NR_CPUS 1
  40. #define ETH_HLEN 14 /* Total octets in header */
  41. /* 2(HW hdr) 14(MAC hdr) 4(CRC) 32(extra for cache prefetch) */
  42. #define WRAP (2 + ETH_HLEN + 4 + 32)
  43. #define MTU 1500
  44. #define RX_BUFFER_SIZE (ALIGN(MTU + WRAP, ARCH_DMA_MINALIGN))
  45. #define MVNETA_SMI_TIMEOUT 10000
  46. /* Registers */
  47. #define MVNETA_RXQ_CONFIG_REG(q) (0x1400 + ((q) << 2))
  48. #define MVNETA_RXQ_HW_BUF_ALLOC BIT(1)
  49. #define MVNETA_RXQ_PKT_OFFSET_ALL_MASK (0xf << 8)
  50. #define MVNETA_RXQ_PKT_OFFSET_MASK(offs) ((offs) << 8)
  51. #define MVNETA_RXQ_THRESHOLD_REG(q) (0x14c0 + ((q) << 2))
  52. #define MVNETA_RXQ_NON_OCCUPIED(v) ((v) << 16)
  53. #define MVNETA_RXQ_BASE_ADDR_REG(q) (0x1480 + ((q) << 2))
  54. #define MVNETA_RXQ_SIZE_REG(q) (0x14a0 + ((q) << 2))
  55. #define MVNETA_RXQ_BUF_SIZE_SHIFT 19
  56. #define MVNETA_RXQ_BUF_SIZE_MASK (0x1fff << 19)
  57. #define MVNETA_RXQ_STATUS_REG(q) (0x14e0 + ((q) << 2))
  58. #define MVNETA_RXQ_OCCUPIED_ALL_MASK 0x3fff
  59. #define MVNETA_RXQ_STATUS_UPDATE_REG(q) (0x1500 + ((q) << 2))
  60. #define MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT 16
  61. #define MVNETA_RXQ_ADD_NON_OCCUPIED_MAX 255
  62. #define MVNETA_PORT_RX_RESET 0x1cc0
  63. #define MVNETA_PORT_RX_DMA_RESET BIT(0)
  64. #define MVNETA_PHY_ADDR 0x2000
  65. #define MVNETA_PHY_ADDR_MASK 0x1f
  66. #define MVNETA_SMI 0x2004
  67. #define MVNETA_PHY_REG_MASK 0x1f
  68. /* SMI register fields */
  69. #define MVNETA_SMI_DATA_OFFS 0 /* Data */
  70. #define MVNETA_SMI_DATA_MASK (0xffff << MVNETA_SMI_DATA_OFFS)
  71. #define MVNETA_SMI_DEV_ADDR_OFFS 16 /* PHY device address */
  72. #define MVNETA_SMI_REG_ADDR_OFFS 21 /* PHY device reg addr*/
  73. #define MVNETA_SMI_OPCODE_OFFS 26 /* Write/Read opcode */
  74. #define MVNETA_SMI_OPCODE_READ (1 << MVNETA_SMI_OPCODE_OFFS)
  75. #define MVNETA_SMI_READ_VALID (1 << 27) /* Read Valid */
  76. #define MVNETA_SMI_BUSY (1 << 28) /* Busy */
  77. #define MVNETA_MBUS_RETRY 0x2010
  78. #define MVNETA_UNIT_INTR_CAUSE 0x2080
  79. #define MVNETA_UNIT_CONTROL 0x20B0
  80. #define MVNETA_PHY_POLLING_ENABLE BIT(1)
  81. #define MVNETA_WIN_BASE(w) (0x2200 + ((w) << 3))
  82. #define MVNETA_WIN_SIZE(w) (0x2204 + ((w) << 3))
  83. #define MVNETA_WIN_REMAP(w) (0x2280 + ((w) << 2))
  84. #define MVNETA_BASE_ADDR_ENABLE 0x2290
  85. #define MVNETA_PORT_CONFIG 0x2400
  86. #define MVNETA_UNI_PROMISC_MODE BIT(0)
  87. #define MVNETA_DEF_RXQ(q) ((q) << 1)
  88. #define MVNETA_DEF_RXQ_ARP(q) ((q) << 4)
  89. #define MVNETA_TX_UNSET_ERR_SUM BIT(12)
  90. #define MVNETA_DEF_RXQ_TCP(q) ((q) << 16)
  91. #define MVNETA_DEF_RXQ_UDP(q) ((q) << 19)
  92. #define MVNETA_DEF_RXQ_BPDU(q) ((q) << 22)
  93. #define MVNETA_RX_CSUM_WITH_PSEUDO_HDR BIT(25)
  94. #define MVNETA_PORT_CONFIG_DEFL_VALUE(q) (MVNETA_DEF_RXQ(q) | \
  95. MVNETA_DEF_RXQ_ARP(q) | \
  96. MVNETA_DEF_RXQ_TCP(q) | \
  97. MVNETA_DEF_RXQ_UDP(q) | \
  98. MVNETA_DEF_RXQ_BPDU(q) | \
  99. MVNETA_TX_UNSET_ERR_SUM | \
  100. MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
  101. #define MVNETA_PORT_CONFIG_EXTEND 0x2404
  102. #define MVNETA_MAC_ADDR_LOW 0x2414
  103. #define MVNETA_MAC_ADDR_HIGH 0x2418
  104. #define MVNETA_SDMA_CONFIG 0x241c
  105. #define MVNETA_SDMA_BRST_SIZE_16 4
  106. #define MVNETA_RX_BRST_SZ_MASK(burst) ((burst) << 1)
  107. #define MVNETA_RX_NO_DATA_SWAP BIT(4)
  108. #define MVNETA_TX_NO_DATA_SWAP BIT(5)
  109. #define MVNETA_DESC_SWAP BIT(6)
  110. #define MVNETA_TX_BRST_SZ_MASK(burst) ((burst) << 22)
  111. #define MVNETA_PORT_STATUS 0x2444
  112. #define MVNETA_TX_IN_PRGRS BIT(1)
  113. #define MVNETA_TX_FIFO_EMPTY BIT(8)
  114. #define MVNETA_RX_MIN_FRAME_SIZE 0x247c
  115. #define MVNETA_SERDES_CFG 0x24A0
  116. #define MVNETA_SGMII_SERDES_PROTO 0x0cc7
  117. #define MVNETA_QSGMII_SERDES_PROTO 0x0667
  118. #define MVNETA_TYPE_PRIO 0x24bc
  119. #define MVNETA_FORCE_UNI BIT(21)
  120. #define MVNETA_TXQ_CMD_1 0x24e4
  121. #define MVNETA_TXQ_CMD 0x2448
  122. #define MVNETA_TXQ_DISABLE_SHIFT 8
  123. #define MVNETA_TXQ_ENABLE_MASK 0x000000ff
  124. #define MVNETA_ACC_MODE 0x2500
  125. #define MVNETA_CPU_MAP(cpu) (0x2540 + ((cpu) << 2))
  126. #define MVNETA_CPU_RXQ_ACCESS_ALL_MASK 0x000000ff
  127. #define MVNETA_CPU_TXQ_ACCESS_ALL_MASK 0x0000ff00
  128. #define MVNETA_RXQ_TIME_COAL_REG(q) (0x2580 + ((q) << 2))
  129. /* Exception Interrupt Port/Queue Cause register */
  130. #define MVNETA_INTR_NEW_CAUSE 0x25a0
  131. #define MVNETA_INTR_NEW_MASK 0x25a4
  132. /* bits 0..7 = TXQ SENT, one bit per queue.
  133. * bits 8..15 = RXQ OCCUP, one bit per queue.
  134. * bits 16..23 = RXQ FREE, one bit per queue.
  135. * bit 29 = OLD_REG_SUM, see old reg ?
  136. * bit 30 = TX_ERR_SUM, one bit for 4 ports
  137. * bit 31 = MISC_SUM, one bit for 4 ports
  138. */
  139. #define MVNETA_TX_INTR_MASK(nr_txqs) (((1 << nr_txqs) - 1) << 0)
  140. #define MVNETA_TX_INTR_MASK_ALL (0xff << 0)
  141. #define MVNETA_RX_INTR_MASK(nr_rxqs) (((1 << nr_rxqs) - 1) << 8)
  142. #define MVNETA_RX_INTR_MASK_ALL (0xff << 8)
  143. #define MVNETA_INTR_OLD_CAUSE 0x25a8
  144. #define MVNETA_INTR_OLD_MASK 0x25ac
  145. /* Data Path Port/Queue Cause Register */
  146. #define MVNETA_INTR_MISC_CAUSE 0x25b0
  147. #define MVNETA_INTR_MISC_MASK 0x25b4
  148. #define MVNETA_INTR_ENABLE 0x25b8
  149. #define MVNETA_RXQ_CMD 0x2680
  150. #define MVNETA_RXQ_DISABLE_SHIFT 8
  151. #define MVNETA_RXQ_ENABLE_MASK 0x000000ff
  152. #define MVETH_TXQ_TOKEN_COUNT_REG(q) (0x2700 + ((q) << 4))
  153. #define MVETH_TXQ_TOKEN_CFG_REG(q) (0x2704 + ((q) << 4))
  154. #define MVNETA_GMAC_CTRL_0 0x2c00
  155. #define MVNETA_GMAC_MAX_RX_SIZE_SHIFT 2
  156. #define MVNETA_GMAC_MAX_RX_SIZE_MASK 0x7ffc
  157. #define MVNETA_GMAC0_PORT_ENABLE BIT(0)
  158. #define MVNETA_GMAC_CTRL_2 0x2c08
  159. #define MVNETA_GMAC2_PCS_ENABLE BIT(3)
  160. #define MVNETA_GMAC2_PORT_RGMII BIT(4)
  161. #define MVNETA_GMAC2_PORT_RESET BIT(6)
  162. #define MVNETA_GMAC_STATUS 0x2c10
  163. #define MVNETA_GMAC_LINK_UP BIT(0)
  164. #define MVNETA_GMAC_SPEED_1000 BIT(1)
  165. #define MVNETA_GMAC_SPEED_100 BIT(2)
  166. #define MVNETA_GMAC_FULL_DUPLEX BIT(3)
  167. #define MVNETA_GMAC_RX_FLOW_CTRL_ENABLE BIT(4)
  168. #define MVNETA_GMAC_TX_FLOW_CTRL_ENABLE BIT(5)
  169. #define MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE BIT(6)
  170. #define MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE BIT(7)
  171. #define MVNETA_GMAC_AUTONEG_CONFIG 0x2c0c
  172. #define MVNETA_GMAC_FORCE_LINK_DOWN BIT(0)
  173. #define MVNETA_GMAC_FORCE_LINK_PASS BIT(1)
  174. #define MVNETA_GMAC_CONFIG_MII_SPEED BIT(5)
  175. #define MVNETA_GMAC_CONFIG_GMII_SPEED BIT(6)
  176. #define MVNETA_GMAC_AN_SPEED_EN BIT(7)
  177. #define MVNETA_GMAC_CONFIG_FULL_DUPLEX BIT(12)
  178. #define MVNETA_GMAC_AN_DUPLEX_EN BIT(13)
  179. #define MVNETA_MIB_COUNTERS_BASE 0x3080
  180. #define MVNETA_MIB_LATE_COLLISION 0x7c
  181. #define MVNETA_DA_FILT_SPEC_MCAST 0x3400
  182. #define MVNETA_DA_FILT_OTH_MCAST 0x3500
  183. #define MVNETA_DA_FILT_UCAST_BASE 0x3600
  184. #define MVNETA_TXQ_BASE_ADDR_REG(q) (0x3c00 + ((q) << 2))
  185. #define MVNETA_TXQ_SIZE_REG(q) (0x3c20 + ((q) << 2))
  186. #define MVNETA_TXQ_SENT_THRESH_ALL_MASK 0x3fff0000
  187. #define MVNETA_TXQ_SENT_THRESH_MASK(coal) ((coal) << 16)
  188. #define MVNETA_TXQ_UPDATE_REG(q) (0x3c60 + ((q) << 2))
  189. #define MVNETA_TXQ_DEC_SENT_SHIFT 16
  190. #define MVNETA_TXQ_STATUS_REG(q) (0x3c40 + ((q) << 2))
  191. #define MVNETA_TXQ_SENT_DESC_SHIFT 16
  192. #define MVNETA_TXQ_SENT_DESC_MASK 0x3fff0000
  193. #define MVNETA_PORT_TX_RESET 0x3cf0
  194. #define MVNETA_PORT_TX_DMA_RESET BIT(0)
  195. #define MVNETA_TX_MTU 0x3e0c
  196. #define MVNETA_TX_TOKEN_SIZE 0x3e14
  197. #define MVNETA_TX_TOKEN_SIZE_MAX 0xffffffff
  198. #define MVNETA_TXQ_TOKEN_SIZE_REG(q) (0x3e40 + ((q) << 2))
  199. #define MVNETA_TXQ_TOKEN_SIZE_MAX 0x7fffffff
  200. /* Descriptor ring Macros */
  201. #define MVNETA_QUEUE_NEXT_DESC(q, index) \
  202. (((index) < (q)->last_desc) ? ((index) + 1) : 0)
  203. /* Various constants */
  204. /* Coalescing */
  205. #define MVNETA_TXDONE_COAL_PKTS 16
  206. #define MVNETA_RX_COAL_PKTS 32
  207. #define MVNETA_RX_COAL_USEC 100
  208. /* The two bytes Marvell header. Either contains a special value used
  209. * by Marvell switches when a specific hardware mode is enabled (not
  210. * supported by this driver) or is filled automatically by zeroes on
  211. * the RX side. Those two bytes being at the front of the Ethernet
  212. * header, they allow to have the IP header aligned on a 4 bytes
  213. * boundary automatically: the hardware skips those two bytes on its
  214. * own.
  215. */
  216. #define MVNETA_MH_SIZE 2
  217. #define MVNETA_VLAN_TAG_LEN 4
  218. #define MVNETA_CPU_D_CACHE_LINE_SIZE 32
  219. #define MVNETA_TX_CSUM_MAX_SIZE 9800
  220. #define MVNETA_ACC_MODE_EXT 1
  221. /* Timeout constants */
  222. #define MVNETA_TX_DISABLE_TIMEOUT_MSEC 1000
  223. #define MVNETA_RX_DISABLE_TIMEOUT_MSEC 1000
  224. #define MVNETA_TX_FIFO_EMPTY_TIMEOUT 10000
  225. #define MVNETA_TX_MTU_MAX 0x3ffff
  226. /* Max number of Rx descriptors */
  227. #define MVNETA_MAX_RXD 16
  228. /* Max number of Tx descriptors */
  229. #define MVNETA_MAX_TXD 16
  230. /* descriptor aligned size */
  231. #define MVNETA_DESC_ALIGNED_SIZE 32
  232. struct mvneta_port {
  233. void __iomem *base;
  234. struct mvneta_rx_queue *rxqs;
  235. struct mvneta_tx_queue *txqs;
  236. u8 mcast_count[256];
  237. u16 tx_ring_size;
  238. u16 rx_ring_size;
  239. phy_interface_t phy_interface;
  240. unsigned int link;
  241. unsigned int duplex;
  242. unsigned int speed;
  243. int init;
  244. int phyaddr;
  245. struct phy_device *phydev;
  246. struct mii_dev *bus;
  247. };
  248. /* The mvneta_tx_desc and mvneta_rx_desc structures describe the
  249. * layout of the transmit and reception DMA descriptors, and their
  250. * layout is therefore defined by the hardware design
  251. */
  252. #define MVNETA_TX_L3_OFF_SHIFT 0
  253. #define MVNETA_TX_IP_HLEN_SHIFT 8
  254. #define MVNETA_TX_L4_UDP BIT(16)
  255. #define MVNETA_TX_L3_IP6 BIT(17)
  256. #define MVNETA_TXD_IP_CSUM BIT(18)
  257. #define MVNETA_TXD_Z_PAD BIT(19)
  258. #define MVNETA_TXD_L_DESC BIT(20)
  259. #define MVNETA_TXD_F_DESC BIT(21)
  260. #define MVNETA_TXD_FLZ_DESC (MVNETA_TXD_Z_PAD | \
  261. MVNETA_TXD_L_DESC | \
  262. MVNETA_TXD_F_DESC)
  263. #define MVNETA_TX_L4_CSUM_FULL BIT(30)
  264. #define MVNETA_TX_L4_CSUM_NOT BIT(31)
  265. #define MVNETA_RXD_ERR_CRC 0x0
  266. #define MVNETA_RXD_ERR_SUMMARY BIT(16)
  267. #define MVNETA_RXD_ERR_OVERRUN BIT(17)
  268. #define MVNETA_RXD_ERR_LEN BIT(18)
  269. #define MVNETA_RXD_ERR_RESOURCE (BIT(17) | BIT(18))
  270. #define MVNETA_RXD_ERR_CODE_MASK (BIT(17) | BIT(18))
  271. #define MVNETA_RXD_L3_IP4 BIT(25)
  272. #define MVNETA_RXD_FIRST_LAST_DESC (BIT(26) | BIT(27))
  273. #define MVNETA_RXD_L4_CSUM_OK BIT(30)
  274. struct mvneta_tx_desc {
  275. u32 command; /* Options used by HW for packet transmitting.*/
  276. u16 reserverd1; /* csum_l4 (for future use) */
  277. u16 data_size; /* Data size of transmitted packet in bytes */
  278. u32 buf_phys_addr; /* Physical addr of transmitted buffer */
  279. u32 reserved2; /* hw_cmd - (for future use, PMT) */
  280. u32 reserved3[4]; /* Reserved - (for future use) */
  281. };
  282. struct mvneta_rx_desc {
  283. u32 status; /* Info about received packet */
  284. u16 reserved1; /* pnc_info - (for future use, PnC) */
  285. u16 data_size; /* Size of received packet in bytes */
  286. u32 buf_phys_addr; /* Physical address of the buffer */
  287. u32 reserved2; /* pnc_flow_id (for future use, PnC) */
  288. u32 buf_cookie; /* cookie for access to RX buffer in rx path */
  289. u16 reserved3; /* prefetch_cmd, for future use */
  290. u16 reserved4; /* csum_l4 - (for future use, PnC) */
  291. u32 reserved5; /* pnc_extra PnC (for future use, PnC) */
  292. u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */
  293. };
  294. struct mvneta_tx_queue {
  295. /* Number of this TX queue, in the range 0-7 */
  296. u8 id;
  297. /* Number of TX DMA descriptors in the descriptor ring */
  298. int size;
  299. /* Index of last TX DMA descriptor that was inserted */
  300. int txq_put_index;
  301. /* Index of the TX DMA descriptor to be cleaned up */
  302. int txq_get_index;
  303. /* Virtual address of the TX DMA descriptors array */
  304. struct mvneta_tx_desc *descs;
  305. /* DMA address of the TX DMA descriptors array */
  306. dma_addr_t descs_phys;
  307. /* Index of the last TX DMA descriptor */
  308. int last_desc;
  309. /* Index of the next TX DMA descriptor to process */
  310. int next_desc_to_proc;
  311. };
  312. struct mvneta_rx_queue {
  313. /* rx queue number, in the range 0-7 */
  314. u8 id;
  315. /* num of rx descriptors in the rx descriptor ring */
  316. int size;
  317. /* Virtual address of the RX DMA descriptors array */
  318. struct mvneta_rx_desc *descs;
  319. /* DMA address of the RX DMA descriptors array */
  320. dma_addr_t descs_phys;
  321. /* Index of the last RX DMA descriptor */
  322. int last_desc;
  323. /* Index of the next RX DMA descriptor to process */
  324. int next_desc_to_proc;
  325. };
  326. /* U-Boot doesn't use the queues, so set the number to 1 */
  327. static int rxq_number = 1;
  328. static int txq_number = 1;
  329. static int rxq_def;
  330. struct buffer_location {
  331. struct mvneta_tx_desc *tx_descs;
  332. struct mvneta_rx_desc *rx_descs;
  333. u32 rx_buffers;
  334. };
  335. /*
  336. * All 4 interfaces use the same global buffer, since only one interface
  337. * can be enabled at once
  338. */
  339. static struct buffer_location buffer_loc;
  340. /*
  341. * Page table entries are set to 1MB, or multiples of 1MB
  342. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  343. */
  344. #define BD_SPACE (1 << 20)
  345. /* Utility/helper methods */
  346. /* Write helper method */
  347. static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
  348. {
  349. writel(data, pp->base + offset);
  350. }
  351. /* Read helper method */
  352. static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
  353. {
  354. return readl(pp->base + offset);
  355. }
  356. /* Clear all MIB counters */
  357. static void mvneta_mib_counters_clear(struct mvneta_port *pp)
  358. {
  359. int i;
  360. /* Perform dummy reads from MIB counters */
  361. for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
  362. mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
  363. }
  364. /* Rx descriptors helper methods */
  365. /* Checks whether the RX descriptor having this status is both the first
  366. * and the last descriptor for the RX packet. Each RX packet is currently
  367. * received through a single RX descriptor, so not having each RX
  368. * descriptor with its first and last bits set is an error
  369. */
  370. static int mvneta_rxq_desc_is_first_last(u32 status)
  371. {
  372. return (status & MVNETA_RXD_FIRST_LAST_DESC) ==
  373. MVNETA_RXD_FIRST_LAST_DESC;
  374. }
  375. /* Add number of descriptors ready to receive new packets */
  376. static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
  377. struct mvneta_rx_queue *rxq,
  378. int ndescs)
  379. {
  380. /* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
  381. * be added at once
  382. */
  383. while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
  384. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
  385. (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
  386. MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
  387. ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
  388. }
  389. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
  390. (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
  391. }
  392. /* Get number of RX descriptors occupied by received packets */
  393. static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
  394. struct mvneta_rx_queue *rxq)
  395. {
  396. u32 val;
  397. val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
  398. return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
  399. }
  400. /* Update num of rx desc called upon return from rx path or
  401. * from mvneta_rxq_drop_pkts().
  402. */
  403. static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
  404. struct mvneta_rx_queue *rxq,
  405. int rx_done, int rx_filled)
  406. {
  407. u32 val;
  408. if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
  409. val = rx_done |
  410. (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
  411. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
  412. return;
  413. }
  414. /* Only 255 descriptors can be added at once */
  415. while ((rx_done > 0) || (rx_filled > 0)) {
  416. if (rx_done <= 0xff) {
  417. val = rx_done;
  418. rx_done = 0;
  419. } else {
  420. val = 0xff;
  421. rx_done -= 0xff;
  422. }
  423. if (rx_filled <= 0xff) {
  424. val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
  425. rx_filled = 0;
  426. } else {
  427. val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
  428. rx_filled -= 0xff;
  429. }
  430. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
  431. }
  432. }
  433. /* Get pointer to next RX descriptor to be processed by SW */
  434. static struct mvneta_rx_desc *
  435. mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
  436. {
  437. int rx_desc = rxq->next_desc_to_proc;
  438. rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
  439. return rxq->descs + rx_desc;
  440. }
  441. /* Tx descriptors helper methods */
  442. /* Update HW with number of TX descriptors to be sent */
  443. static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
  444. struct mvneta_tx_queue *txq,
  445. int pend_desc)
  446. {
  447. u32 val;
  448. /* Only 255 descriptors can be added at once ; Assume caller
  449. * process TX desriptors in quanta less than 256
  450. */
  451. val = pend_desc;
  452. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  453. }
  454. /* Get pointer to next TX descriptor to be processed (send) by HW */
  455. static struct mvneta_tx_desc *
  456. mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
  457. {
  458. int tx_desc = txq->next_desc_to_proc;
  459. txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
  460. return txq->descs + tx_desc;
  461. }
  462. /* Set rxq buf size */
  463. static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
  464. struct mvneta_rx_queue *rxq,
  465. int buf_size)
  466. {
  467. u32 val;
  468. val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
  469. val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
  470. val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
  471. mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
  472. }
  473. /* Start the Ethernet port RX and TX activity */
  474. static void mvneta_port_up(struct mvneta_port *pp)
  475. {
  476. int queue;
  477. u32 q_map;
  478. /* Enable all initialized TXs. */
  479. mvneta_mib_counters_clear(pp);
  480. q_map = 0;
  481. for (queue = 0; queue < txq_number; queue++) {
  482. struct mvneta_tx_queue *txq = &pp->txqs[queue];
  483. if (txq->descs != NULL)
  484. q_map |= (1 << queue);
  485. }
  486. mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
  487. /* Enable all initialized RXQs. */
  488. q_map = 0;
  489. for (queue = 0; queue < rxq_number; queue++) {
  490. struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
  491. if (rxq->descs != NULL)
  492. q_map |= (1 << queue);
  493. }
  494. mvreg_write(pp, MVNETA_RXQ_CMD, q_map);
  495. }
  496. /* Stop the Ethernet port activity */
  497. static void mvneta_port_down(struct mvneta_port *pp)
  498. {
  499. u32 val;
  500. int count;
  501. /* Stop Rx port activity. Check port Rx activity. */
  502. val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
  503. /* Issue stop command for active channels only */
  504. if (val != 0)
  505. mvreg_write(pp, MVNETA_RXQ_CMD,
  506. val << MVNETA_RXQ_DISABLE_SHIFT);
  507. /* Wait for all Rx activity to terminate. */
  508. count = 0;
  509. do {
  510. if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
  511. netdev_warn(pp->dev,
  512. "TIMEOUT for RX stopped ! rx_queue_cmd: 0x08%x\n",
  513. val);
  514. break;
  515. }
  516. mdelay(1);
  517. val = mvreg_read(pp, MVNETA_RXQ_CMD);
  518. } while (val & 0xff);
  519. /* Stop Tx port activity. Check port Tx activity. Issue stop
  520. * command for active channels only
  521. */
  522. val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
  523. if (val != 0)
  524. mvreg_write(pp, MVNETA_TXQ_CMD,
  525. (val << MVNETA_TXQ_DISABLE_SHIFT));
  526. /* Wait for all Tx activity to terminate. */
  527. count = 0;
  528. do {
  529. if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
  530. netdev_warn(pp->dev,
  531. "TIMEOUT for TX stopped status=0x%08x\n",
  532. val);
  533. break;
  534. }
  535. mdelay(1);
  536. /* Check TX Command reg that all Txqs are stopped */
  537. val = mvreg_read(pp, MVNETA_TXQ_CMD);
  538. } while (val & 0xff);
  539. /* Double check to verify that TX FIFO is empty */
  540. count = 0;
  541. do {
  542. if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
  543. netdev_warn(pp->dev,
  544. "TX FIFO empty timeout status=0x08%x\n",
  545. val);
  546. break;
  547. }
  548. mdelay(1);
  549. val = mvreg_read(pp, MVNETA_PORT_STATUS);
  550. } while (!(val & MVNETA_TX_FIFO_EMPTY) &&
  551. (val & MVNETA_TX_IN_PRGRS));
  552. udelay(200);
  553. }
  554. /* Enable the port by setting the port enable bit of the MAC control register */
  555. static void mvneta_port_enable(struct mvneta_port *pp)
  556. {
  557. u32 val;
  558. /* Enable port */
  559. val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
  560. val |= MVNETA_GMAC0_PORT_ENABLE;
  561. mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
  562. }
  563. /* Disable the port and wait for about 200 usec before retuning */
  564. static void mvneta_port_disable(struct mvneta_port *pp)
  565. {
  566. u32 val;
  567. /* Reset the Enable bit in the Serial Control Register */
  568. val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
  569. val &= ~MVNETA_GMAC0_PORT_ENABLE;
  570. mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
  571. udelay(200);
  572. }
  573. /* Multicast tables methods */
  574. /* Set all entries in Unicast MAC Table; queue==-1 means reject all */
  575. static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
  576. {
  577. int offset;
  578. u32 val;
  579. if (queue == -1) {
  580. val = 0;
  581. } else {
  582. val = 0x1 | (queue << 1);
  583. val |= (val << 24) | (val << 16) | (val << 8);
  584. }
  585. for (offset = 0; offset <= 0xc; offset += 4)
  586. mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
  587. }
  588. /* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
  589. static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
  590. {
  591. int offset;
  592. u32 val;
  593. if (queue == -1) {
  594. val = 0;
  595. } else {
  596. val = 0x1 | (queue << 1);
  597. val |= (val << 24) | (val << 16) | (val << 8);
  598. }
  599. for (offset = 0; offset <= 0xfc; offset += 4)
  600. mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
  601. }
  602. /* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
  603. static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
  604. {
  605. int offset;
  606. u32 val;
  607. if (queue == -1) {
  608. memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
  609. val = 0;
  610. } else {
  611. memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
  612. val = 0x1 | (queue << 1);
  613. val |= (val << 24) | (val << 16) | (val << 8);
  614. }
  615. for (offset = 0; offset <= 0xfc; offset += 4)
  616. mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
  617. }
  618. /* This method sets defaults to the NETA port:
  619. * Clears interrupt Cause and Mask registers.
  620. * Clears all MAC tables.
  621. * Sets defaults to all registers.
  622. * Resets RX and TX descriptor rings.
  623. * Resets PHY.
  624. * This method can be called after mvneta_port_down() to return the port
  625. * settings to defaults.
  626. */
  627. static void mvneta_defaults_set(struct mvneta_port *pp)
  628. {
  629. int cpu;
  630. int queue;
  631. u32 val;
  632. /* Clear all Cause registers */
  633. mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
  634. mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
  635. mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
  636. /* Mask all interrupts */
  637. mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
  638. mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
  639. mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
  640. mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
  641. /* Enable MBUS Retry bit16 */
  642. mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
  643. /* Set CPU queue access map - all CPUs have access to all RX
  644. * queues and to all TX queues
  645. */
  646. for (cpu = 0; cpu < CONFIG_NR_CPUS; cpu++)
  647. mvreg_write(pp, MVNETA_CPU_MAP(cpu),
  648. (MVNETA_CPU_RXQ_ACCESS_ALL_MASK |
  649. MVNETA_CPU_TXQ_ACCESS_ALL_MASK));
  650. /* Reset RX and TX DMAs */
  651. mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
  652. mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
  653. /* Disable Legacy WRR, Disable EJP, Release from reset */
  654. mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
  655. for (queue = 0; queue < txq_number; queue++) {
  656. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
  657. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
  658. }
  659. mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
  660. mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
  661. /* Set Port Acceleration Mode */
  662. val = MVNETA_ACC_MODE_EXT;
  663. mvreg_write(pp, MVNETA_ACC_MODE, val);
  664. /* Update val of portCfg register accordingly with all RxQueue types */
  665. val = MVNETA_PORT_CONFIG_DEFL_VALUE(rxq_def);
  666. mvreg_write(pp, MVNETA_PORT_CONFIG, val);
  667. val = 0;
  668. mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
  669. mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
  670. /* Build PORT_SDMA_CONFIG_REG */
  671. val = 0;
  672. /* Default burst size */
  673. val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
  674. val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
  675. val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP;
  676. /* Assign port SDMA configuration */
  677. mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
  678. /* Enable PHY polling in hardware for U-Boot */
  679. val = mvreg_read(pp, MVNETA_UNIT_CONTROL);
  680. val |= MVNETA_PHY_POLLING_ENABLE;
  681. mvreg_write(pp, MVNETA_UNIT_CONTROL, val);
  682. mvneta_set_ucast_table(pp, -1);
  683. mvneta_set_special_mcast_table(pp, -1);
  684. mvneta_set_other_mcast_table(pp, -1);
  685. }
  686. /* Set unicast address */
  687. static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
  688. int queue)
  689. {
  690. unsigned int unicast_reg;
  691. unsigned int tbl_offset;
  692. unsigned int reg_offset;
  693. /* Locate the Unicast table entry */
  694. last_nibble = (0xf & last_nibble);
  695. /* offset from unicast tbl base */
  696. tbl_offset = (last_nibble / 4) * 4;
  697. /* offset within the above reg */
  698. reg_offset = last_nibble % 4;
  699. unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
  700. if (queue == -1) {
  701. /* Clear accepts frame bit at specified unicast DA tbl entry */
  702. unicast_reg &= ~(0xff << (8 * reg_offset));
  703. } else {
  704. unicast_reg &= ~(0xff << (8 * reg_offset));
  705. unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
  706. }
  707. mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
  708. }
  709. /* Set mac address */
  710. static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
  711. int queue)
  712. {
  713. unsigned int mac_h;
  714. unsigned int mac_l;
  715. if (queue != -1) {
  716. mac_l = (addr[4] << 8) | (addr[5]);
  717. mac_h = (addr[0] << 24) | (addr[1] << 16) |
  718. (addr[2] << 8) | (addr[3] << 0);
  719. mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
  720. mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
  721. }
  722. /* Accept frames of this address */
  723. mvneta_set_ucast_addr(pp, addr[5], queue);
  724. }
  725. /* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
  726. static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
  727. u32 phys_addr, u32 cookie)
  728. {
  729. rx_desc->buf_cookie = cookie;
  730. rx_desc->buf_phys_addr = phys_addr;
  731. }
  732. /* Decrement sent descriptors counter */
  733. static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
  734. struct mvneta_tx_queue *txq,
  735. int sent_desc)
  736. {
  737. u32 val;
  738. /* Only 255 TX descriptors can be updated at once */
  739. while (sent_desc > 0xff) {
  740. val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
  741. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  742. sent_desc = sent_desc - 0xff;
  743. }
  744. val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
  745. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  746. }
  747. /* Get number of TX descriptors already sent by HW */
  748. static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
  749. struct mvneta_tx_queue *txq)
  750. {
  751. u32 val;
  752. int sent_desc;
  753. val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
  754. sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
  755. MVNETA_TXQ_SENT_DESC_SHIFT;
  756. return sent_desc;
  757. }
  758. /* Display more error info */
  759. static void mvneta_rx_error(struct mvneta_port *pp,
  760. struct mvneta_rx_desc *rx_desc)
  761. {
  762. u32 status = rx_desc->status;
  763. if (!mvneta_rxq_desc_is_first_last(status)) {
  764. netdev_err(pp->dev,
  765. "bad rx status %08x (buffer oversize), size=%d\n",
  766. status, rx_desc->data_size);
  767. return;
  768. }
  769. switch (status & MVNETA_RXD_ERR_CODE_MASK) {
  770. case MVNETA_RXD_ERR_CRC:
  771. netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
  772. status, rx_desc->data_size);
  773. break;
  774. case MVNETA_RXD_ERR_OVERRUN:
  775. netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
  776. status, rx_desc->data_size);
  777. break;
  778. case MVNETA_RXD_ERR_LEN:
  779. netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
  780. status, rx_desc->data_size);
  781. break;
  782. case MVNETA_RXD_ERR_RESOURCE:
  783. netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
  784. status, rx_desc->data_size);
  785. break;
  786. }
  787. }
  788. static struct mvneta_rx_queue *mvneta_rxq_handle_get(struct mvneta_port *pp,
  789. int rxq)
  790. {
  791. return &pp->rxqs[rxq];
  792. }
  793. /* Drop packets received by the RXQ and free buffers */
  794. static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
  795. struct mvneta_rx_queue *rxq)
  796. {
  797. int rx_done;
  798. rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
  799. if (rx_done)
  800. mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
  801. }
  802. /* Handle rxq fill: allocates rxq skbs; called when initializing a port */
  803. static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
  804. int num)
  805. {
  806. int i;
  807. for (i = 0; i < num; i++) {
  808. u32 addr;
  809. /* U-Boot special: Fill in the rx buffer addresses */
  810. addr = buffer_loc.rx_buffers + (i * RX_BUFFER_SIZE);
  811. mvneta_rx_desc_fill(rxq->descs + i, addr, addr);
  812. }
  813. /* Add this number of RX descriptors as non occupied (ready to
  814. * get packets)
  815. */
  816. mvneta_rxq_non_occup_desc_add(pp, rxq, i);
  817. return 0;
  818. }
  819. /* Rx/Tx queue initialization/cleanup methods */
  820. /* Create a specified RX queue */
  821. static int mvneta_rxq_init(struct mvneta_port *pp,
  822. struct mvneta_rx_queue *rxq)
  823. {
  824. rxq->size = pp->rx_ring_size;
  825. /* Allocate memory for RX descriptors */
  826. rxq->descs_phys = (dma_addr_t)rxq->descs;
  827. if (rxq->descs == NULL)
  828. return -ENOMEM;
  829. rxq->last_desc = rxq->size - 1;
  830. /* Set Rx descriptors queue starting address */
  831. mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
  832. mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
  833. /* Fill RXQ with buffers from RX pool */
  834. mvneta_rxq_buf_size_set(pp, rxq, RX_BUFFER_SIZE);
  835. mvneta_rxq_fill(pp, rxq, rxq->size);
  836. return 0;
  837. }
  838. /* Cleanup Rx queue */
  839. static void mvneta_rxq_deinit(struct mvneta_port *pp,
  840. struct mvneta_rx_queue *rxq)
  841. {
  842. mvneta_rxq_drop_pkts(pp, rxq);
  843. rxq->descs = NULL;
  844. rxq->last_desc = 0;
  845. rxq->next_desc_to_proc = 0;
  846. rxq->descs_phys = 0;
  847. }
  848. /* Create and initialize a tx queue */
  849. static int mvneta_txq_init(struct mvneta_port *pp,
  850. struct mvneta_tx_queue *txq)
  851. {
  852. txq->size = pp->tx_ring_size;
  853. /* Allocate memory for TX descriptors */
  854. txq->descs_phys = (u32)txq->descs;
  855. if (txq->descs == NULL)
  856. return -ENOMEM;
  857. txq->last_desc = txq->size - 1;
  858. /* Set maximum bandwidth for enabled TXQs */
  859. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
  860. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
  861. /* Set Tx descriptors queue starting address */
  862. mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
  863. mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
  864. return 0;
  865. }
  866. /* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
  867. static void mvneta_txq_deinit(struct mvneta_port *pp,
  868. struct mvneta_tx_queue *txq)
  869. {
  870. txq->descs = NULL;
  871. txq->last_desc = 0;
  872. txq->next_desc_to_proc = 0;
  873. txq->descs_phys = 0;
  874. /* Set minimum bandwidth for disabled TXQs */
  875. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
  876. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
  877. /* Set Tx descriptors queue starting address and size */
  878. mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
  879. mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
  880. }
  881. /* Cleanup all Tx queues */
  882. static void mvneta_cleanup_txqs(struct mvneta_port *pp)
  883. {
  884. int queue;
  885. for (queue = 0; queue < txq_number; queue++)
  886. mvneta_txq_deinit(pp, &pp->txqs[queue]);
  887. }
  888. /* Cleanup all Rx queues */
  889. static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
  890. {
  891. int queue;
  892. for (queue = 0; queue < rxq_number; queue++)
  893. mvneta_rxq_deinit(pp, &pp->rxqs[queue]);
  894. }
  895. /* Init all Rx queues */
  896. static int mvneta_setup_rxqs(struct mvneta_port *pp)
  897. {
  898. int queue;
  899. for (queue = 0; queue < rxq_number; queue++) {
  900. int err = mvneta_rxq_init(pp, &pp->rxqs[queue]);
  901. if (err) {
  902. netdev_err(pp->dev, "%s: can't create rxq=%d\n",
  903. __func__, queue);
  904. mvneta_cleanup_rxqs(pp);
  905. return err;
  906. }
  907. }
  908. return 0;
  909. }
  910. /* Init all tx queues */
  911. static int mvneta_setup_txqs(struct mvneta_port *pp)
  912. {
  913. int queue;
  914. for (queue = 0; queue < txq_number; queue++) {
  915. int err = mvneta_txq_init(pp, &pp->txqs[queue]);
  916. if (err) {
  917. netdev_err(pp->dev, "%s: can't create txq=%d\n",
  918. __func__, queue);
  919. mvneta_cleanup_txqs(pp);
  920. return err;
  921. }
  922. }
  923. return 0;
  924. }
  925. static void mvneta_start_dev(struct mvneta_port *pp)
  926. {
  927. /* start the Rx/Tx activity */
  928. mvneta_port_enable(pp);
  929. }
  930. static void mvneta_adjust_link(struct eth_device *dev)
  931. {
  932. struct mvneta_port *pp = dev->priv;
  933. struct phy_device *phydev = pp->phydev;
  934. int status_change = 0;
  935. if (phydev->link) {
  936. if ((pp->speed != phydev->speed) ||
  937. (pp->duplex != phydev->duplex)) {
  938. u32 val;
  939. val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
  940. val &= ~(MVNETA_GMAC_CONFIG_MII_SPEED |
  941. MVNETA_GMAC_CONFIG_GMII_SPEED |
  942. MVNETA_GMAC_CONFIG_FULL_DUPLEX |
  943. MVNETA_GMAC_AN_SPEED_EN |
  944. MVNETA_GMAC_AN_DUPLEX_EN);
  945. if (phydev->duplex)
  946. val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
  947. if (phydev->speed == SPEED_1000)
  948. val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
  949. else
  950. val |= MVNETA_GMAC_CONFIG_MII_SPEED;
  951. mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
  952. pp->duplex = phydev->duplex;
  953. pp->speed = phydev->speed;
  954. }
  955. }
  956. if (phydev->link != pp->link) {
  957. if (!phydev->link) {
  958. pp->duplex = -1;
  959. pp->speed = 0;
  960. }
  961. pp->link = phydev->link;
  962. status_change = 1;
  963. }
  964. if (status_change) {
  965. if (phydev->link) {
  966. u32 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
  967. val |= (MVNETA_GMAC_FORCE_LINK_PASS |
  968. MVNETA_GMAC_FORCE_LINK_DOWN);
  969. mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
  970. mvneta_port_up(pp);
  971. } else {
  972. mvneta_port_down(pp);
  973. }
  974. }
  975. }
  976. static int mvneta_open(struct eth_device *dev)
  977. {
  978. struct mvneta_port *pp = dev->priv;
  979. int ret;
  980. ret = mvneta_setup_rxqs(pp);
  981. if (ret)
  982. return ret;
  983. ret = mvneta_setup_txqs(pp);
  984. if (ret)
  985. return ret;
  986. mvneta_adjust_link(dev);
  987. mvneta_start_dev(pp);
  988. return 0;
  989. }
  990. /* Initialize hw */
  991. static int mvneta_init(struct mvneta_port *pp)
  992. {
  993. int queue;
  994. /* Disable port */
  995. mvneta_port_disable(pp);
  996. /* Set port default values */
  997. mvneta_defaults_set(pp);
  998. pp->txqs = kzalloc(txq_number * sizeof(struct mvneta_tx_queue),
  999. GFP_KERNEL);
  1000. if (!pp->txqs)
  1001. return -ENOMEM;
  1002. /* U-Boot special: use preallocated area */
  1003. pp->txqs[0].descs = buffer_loc.tx_descs;
  1004. /* Initialize TX descriptor rings */
  1005. for (queue = 0; queue < txq_number; queue++) {
  1006. struct mvneta_tx_queue *txq = &pp->txqs[queue];
  1007. txq->id = queue;
  1008. txq->size = pp->tx_ring_size;
  1009. }
  1010. pp->rxqs = kzalloc(rxq_number * sizeof(struct mvneta_rx_queue),
  1011. GFP_KERNEL);
  1012. if (!pp->rxqs) {
  1013. kfree(pp->txqs);
  1014. return -ENOMEM;
  1015. }
  1016. /* U-Boot special: use preallocated area */
  1017. pp->rxqs[0].descs = buffer_loc.rx_descs;
  1018. /* Create Rx descriptor rings */
  1019. for (queue = 0; queue < rxq_number; queue++) {
  1020. struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
  1021. rxq->id = queue;
  1022. rxq->size = pp->rx_ring_size;
  1023. }
  1024. return 0;
  1025. }
  1026. /* platform glue : initialize decoding windows */
  1027. static void mvneta_conf_mbus_windows(struct mvneta_port *pp)
  1028. {
  1029. const struct mbus_dram_target_info *dram;
  1030. u32 win_enable;
  1031. u32 win_protect;
  1032. int i;
  1033. dram = mvebu_mbus_dram_info();
  1034. for (i = 0; i < 6; i++) {
  1035. mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
  1036. mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
  1037. if (i < 4)
  1038. mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
  1039. }
  1040. win_enable = 0x3f;
  1041. win_protect = 0;
  1042. for (i = 0; i < dram->num_cs; i++) {
  1043. const struct mbus_dram_window *cs = dram->cs + i;
  1044. mvreg_write(pp, MVNETA_WIN_BASE(i), (cs->base & 0xffff0000) |
  1045. (cs->mbus_attr << 8) | dram->mbus_dram_target_id);
  1046. mvreg_write(pp, MVNETA_WIN_SIZE(i),
  1047. (cs->size - 1) & 0xffff0000);
  1048. win_enable &= ~(1 << i);
  1049. win_protect |= 3 << (2 * i);
  1050. }
  1051. mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
  1052. }
  1053. /* Power up the port */
  1054. static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
  1055. {
  1056. u32 ctrl;
  1057. /* MAC Cause register should be cleared */
  1058. mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
  1059. ctrl = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
  1060. /* Even though it might look weird, when we're configured in
  1061. * SGMII or QSGMII mode, the RGMII bit needs to be set.
  1062. */
  1063. switch (phy_mode) {
  1064. case PHY_INTERFACE_MODE_QSGMII:
  1065. mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_QSGMII_SERDES_PROTO);
  1066. ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
  1067. break;
  1068. case PHY_INTERFACE_MODE_SGMII:
  1069. mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_SGMII_SERDES_PROTO);
  1070. ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
  1071. break;
  1072. case PHY_INTERFACE_MODE_RGMII:
  1073. case PHY_INTERFACE_MODE_RGMII_ID:
  1074. ctrl |= MVNETA_GMAC2_PORT_RGMII;
  1075. break;
  1076. default:
  1077. return -EINVAL;
  1078. }
  1079. /* Cancel Port Reset */
  1080. ctrl &= ~MVNETA_GMAC2_PORT_RESET;
  1081. mvreg_write(pp, MVNETA_GMAC_CTRL_2, ctrl);
  1082. while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
  1083. MVNETA_GMAC2_PORT_RESET) != 0)
  1084. continue;
  1085. return 0;
  1086. }
  1087. /* Device initialization routine */
  1088. static int mvneta_probe(struct eth_device *dev)
  1089. {
  1090. struct mvneta_port *pp = dev->priv;
  1091. int err;
  1092. pp->tx_ring_size = MVNETA_MAX_TXD;
  1093. pp->rx_ring_size = MVNETA_MAX_RXD;
  1094. err = mvneta_init(pp);
  1095. if (err < 0) {
  1096. dev_err(&pdev->dev, "can't init eth hal\n");
  1097. return err;
  1098. }
  1099. mvneta_conf_mbus_windows(pp);
  1100. mvneta_mac_addr_set(pp, dev->enetaddr, rxq_def);
  1101. err = mvneta_port_power_up(pp, pp->phy_interface);
  1102. if (err < 0) {
  1103. dev_err(&pdev->dev, "can't power up port\n");
  1104. return err;
  1105. }
  1106. /* Call open() now as it needs to be done before runing send() */
  1107. mvneta_open(dev);
  1108. return 0;
  1109. }
  1110. /* U-Boot only functions follow here */
  1111. /* SMI / MDIO functions */
  1112. static int smi_wait_ready(struct mvneta_port *pp)
  1113. {
  1114. u32 timeout = MVNETA_SMI_TIMEOUT;
  1115. u32 smi_reg;
  1116. /* wait till the SMI is not busy */
  1117. do {
  1118. /* read smi register */
  1119. smi_reg = mvreg_read(pp, MVNETA_SMI);
  1120. if (timeout-- == 0) {
  1121. printf("Error: SMI busy timeout\n");
  1122. return -EFAULT;
  1123. }
  1124. } while (smi_reg & MVNETA_SMI_BUSY);
  1125. return 0;
  1126. }
  1127. /*
  1128. * smi_reg_read - miiphy_read callback function.
  1129. *
  1130. * Returns 16bit phy register value, or 0xffff on error
  1131. */
  1132. static int smi_reg_read(const char *devname, u8 phy_adr, u8 reg_ofs, u16 *data)
  1133. {
  1134. struct eth_device *dev = eth_get_dev_by_name(devname);
  1135. struct mvneta_port *pp = dev->priv;
  1136. u32 smi_reg;
  1137. u32 timeout;
  1138. /* check parameters */
  1139. if (phy_adr > MVNETA_PHY_ADDR_MASK) {
  1140. printf("Error: Invalid PHY address %d\n", phy_adr);
  1141. return -EFAULT;
  1142. }
  1143. if (reg_ofs > MVNETA_PHY_REG_MASK) {
  1144. printf("Err: Invalid register offset %d\n", reg_ofs);
  1145. return -EFAULT;
  1146. }
  1147. /* wait till the SMI is not busy */
  1148. if (smi_wait_ready(pp) < 0)
  1149. return -EFAULT;
  1150. /* fill the phy address and regiser offset and read opcode */
  1151. smi_reg = (phy_adr << MVNETA_SMI_DEV_ADDR_OFFS)
  1152. | (reg_ofs << MVNETA_SMI_REG_ADDR_OFFS)
  1153. | MVNETA_SMI_OPCODE_READ;
  1154. /* write the smi register */
  1155. mvreg_write(pp, MVNETA_SMI, smi_reg);
  1156. /*wait till read value is ready */
  1157. timeout = MVNETA_SMI_TIMEOUT;
  1158. do {
  1159. /* read smi register */
  1160. smi_reg = mvreg_read(pp, MVNETA_SMI);
  1161. if (timeout-- == 0) {
  1162. printf("Err: SMI read ready timeout\n");
  1163. return -EFAULT;
  1164. }
  1165. } while (!(smi_reg & MVNETA_SMI_READ_VALID));
  1166. /* Wait for the data to update in the SMI register */
  1167. for (timeout = 0; timeout < MVNETA_SMI_TIMEOUT; timeout++)
  1168. ;
  1169. *data = (u16)(mvreg_read(pp, MVNETA_SMI) & MVNETA_SMI_DATA_MASK);
  1170. return 0;
  1171. }
  1172. /*
  1173. * smi_reg_write - imiiphy_write callback function.
  1174. *
  1175. * Returns 0 if write succeed, -EINVAL on bad parameters
  1176. * -ETIME on timeout
  1177. */
  1178. static int smi_reg_write(const char *devname, u8 phy_adr, u8 reg_ofs, u16 data)
  1179. {
  1180. struct eth_device *dev = eth_get_dev_by_name(devname);
  1181. struct mvneta_port *pp = dev->priv;
  1182. u32 smi_reg;
  1183. /* check parameters */
  1184. if (phy_adr > MVNETA_PHY_ADDR_MASK) {
  1185. printf("Error: Invalid PHY address %d\n", phy_adr);
  1186. return -EFAULT;
  1187. }
  1188. if (reg_ofs > MVNETA_PHY_REG_MASK) {
  1189. printf("Err: Invalid register offset %d\n", reg_ofs);
  1190. return -EFAULT;
  1191. }
  1192. /* wait till the SMI is not busy */
  1193. if (smi_wait_ready(pp) < 0)
  1194. return -EFAULT;
  1195. /* fill the phy addr and reg offset and write opcode and data */
  1196. smi_reg = (data << MVNETA_SMI_DATA_OFFS);
  1197. smi_reg |= (phy_adr << MVNETA_SMI_DEV_ADDR_OFFS)
  1198. | (reg_ofs << MVNETA_SMI_REG_ADDR_OFFS);
  1199. smi_reg &= ~MVNETA_SMI_OPCODE_READ;
  1200. /* write the smi register */
  1201. mvreg_write(pp, MVNETA_SMI, smi_reg);
  1202. return 0;
  1203. }
  1204. static int mvneta_init_u_boot(struct eth_device *dev, bd_t *bis)
  1205. {
  1206. struct mvneta_port *pp = dev->priv;
  1207. struct phy_device *phydev;
  1208. mvneta_port_power_up(pp, pp->phy_interface);
  1209. if (!pp->init || pp->link == 0) {
  1210. /* Set phy address of the port */
  1211. mvreg_write(pp, MVNETA_PHY_ADDR, pp->phyaddr);
  1212. phydev = phy_connect(pp->bus, pp->phyaddr, dev,
  1213. pp->phy_interface);
  1214. pp->phydev = phydev;
  1215. phy_config(phydev);
  1216. phy_startup(phydev);
  1217. if (!phydev->link) {
  1218. printf("%s: No link.\n", phydev->dev->name);
  1219. return -1;
  1220. }
  1221. /* Full init on first call */
  1222. mvneta_probe(dev);
  1223. pp->init = 1;
  1224. } else {
  1225. /* Upon all following calls, this is enough */
  1226. mvneta_port_up(pp);
  1227. mvneta_port_enable(pp);
  1228. }
  1229. return 0;
  1230. }
  1231. static int mvneta_send(struct eth_device *dev, void *ptr, int len)
  1232. {
  1233. struct mvneta_port *pp = dev->priv;
  1234. struct mvneta_tx_queue *txq = &pp->txqs[0];
  1235. struct mvneta_tx_desc *tx_desc;
  1236. int sent_desc;
  1237. u32 timeout = 0;
  1238. /* Get a descriptor for the first part of the packet */
  1239. tx_desc = mvneta_txq_next_desc_get(txq);
  1240. tx_desc->buf_phys_addr = (u32)ptr;
  1241. tx_desc->data_size = len;
  1242. flush_dcache_range((u32)ptr, (u32)ptr + len);
  1243. /* First and Last descriptor */
  1244. tx_desc->command = MVNETA_TX_L4_CSUM_NOT | MVNETA_TXD_FLZ_DESC;
  1245. mvneta_txq_pend_desc_add(pp, txq, 1);
  1246. /* Wait for packet to be sent (queue might help with speed here) */
  1247. sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
  1248. while (!sent_desc) {
  1249. if (timeout++ > 10000) {
  1250. printf("timeout: packet not sent\n");
  1251. return -1;
  1252. }
  1253. sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
  1254. }
  1255. /* txDone has increased - hw sent packet */
  1256. mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
  1257. return 0;
  1258. return 0;
  1259. }
  1260. static int mvneta_recv(struct eth_device *dev)
  1261. {
  1262. struct mvneta_port *pp = dev->priv;
  1263. int rx_done;
  1264. int packets_done;
  1265. struct mvneta_rx_queue *rxq;
  1266. /* get rx queue */
  1267. rxq = mvneta_rxq_handle_get(pp, rxq_def);
  1268. rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
  1269. packets_done = rx_done;
  1270. while (packets_done--) {
  1271. struct mvneta_rx_desc *rx_desc;
  1272. unsigned char *data;
  1273. u32 rx_status;
  1274. int rx_bytes;
  1275. /*
  1276. * No cache invalidation needed here, since the desc's are
  1277. * located in a uncached memory region
  1278. */
  1279. rx_desc = mvneta_rxq_next_desc_get(rxq);
  1280. rx_status = rx_desc->status;
  1281. if (!mvneta_rxq_desc_is_first_last(rx_status) ||
  1282. (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
  1283. mvneta_rx_error(pp, rx_desc);
  1284. /* leave the descriptor untouched */
  1285. continue;
  1286. }
  1287. /* 2 bytes for marvell header. 4 bytes for crc */
  1288. rx_bytes = rx_desc->data_size - 6;
  1289. /* give packet to stack - skip on first 2 bytes */
  1290. data = (u8 *)rx_desc->buf_cookie + 2;
  1291. /*
  1292. * No cache invalidation needed here, since the rx_buffer's are
  1293. * located in a uncached memory region
  1294. */
  1295. net_process_received_packet(data, rx_bytes);
  1296. }
  1297. /* Update rxq management counters */
  1298. if (rx_done)
  1299. mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
  1300. return 0;
  1301. }
  1302. static void mvneta_halt(struct eth_device *dev)
  1303. {
  1304. struct mvneta_port *pp = dev->priv;
  1305. mvneta_port_down(pp);
  1306. mvneta_port_disable(pp);
  1307. }
  1308. int mvneta_initialize(bd_t *bis, int base_addr, int devnum, int phy_addr)
  1309. {
  1310. struct eth_device *dev;
  1311. struct mvneta_port *pp;
  1312. void *bd_space;
  1313. dev = calloc(1, sizeof(*dev));
  1314. if (dev == NULL)
  1315. return -ENOMEM;
  1316. pp = calloc(1, sizeof(*pp));
  1317. if (pp == NULL)
  1318. return -ENOMEM;
  1319. dev->priv = pp;
  1320. /*
  1321. * Allocate buffer area for descs and rx_buffers. This is only
  1322. * done once for all interfaces. As only one interface can
  1323. * be active. Make this area DMA save by disabling the D-cache
  1324. */
  1325. if (!buffer_loc.tx_descs) {
  1326. /* Align buffer area for descs and rx_buffers to 1MiB */
  1327. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  1328. mmu_set_region_dcache_behaviour((u32)bd_space, BD_SPACE,
  1329. DCACHE_OFF);
  1330. buffer_loc.tx_descs = (struct mvneta_tx_desc *)bd_space;
  1331. buffer_loc.rx_descs = (struct mvneta_rx_desc *)
  1332. ((u32)bd_space +
  1333. MVNETA_MAX_TXD * sizeof(struct mvneta_tx_desc));
  1334. buffer_loc.rx_buffers = (u32)
  1335. (bd_space +
  1336. MVNETA_MAX_TXD * sizeof(struct mvneta_tx_desc) +
  1337. MVNETA_MAX_RXD * sizeof(struct mvneta_rx_desc));
  1338. }
  1339. sprintf(dev->name, "neta%d", devnum);
  1340. pp->base = (void __iomem *)base_addr;
  1341. dev->iobase = base_addr;
  1342. dev->init = mvneta_init_u_boot;
  1343. dev->halt = mvneta_halt;
  1344. dev->send = mvneta_send;
  1345. dev->recv = mvneta_recv;
  1346. dev->write_hwaddr = NULL;
  1347. /*
  1348. * The PHY interface type is configured via the
  1349. * board specific CONFIG_SYS_NETA_INTERFACE_TYPE
  1350. * define.
  1351. */
  1352. pp->phy_interface = CONFIG_SYS_NETA_INTERFACE_TYPE;
  1353. eth_register(dev);
  1354. pp->phyaddr = phy_addr;
  1355. miiphy_register(dev->name, smi_reg_read, smi_reg_write);
  1356. pp->bus = miiphy_get_dev_by_name(dev->name);
  1357. return 1;
  1358. }