board.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596
  1. /*
  2. * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
  3. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  4. *
  5. * (C) Copyright 2007-2011
  6. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  7. * Tom Cubie <tangliang@allwinnertech.com>
  8. *
  9. * Some board init for the Allwinner A10-evb board.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <mmc.h>
  15. #include <axp_pmic.h>
  16. #include <asm/arch/clock.h>
  17. #include <asm/arch/cpu.h>
  18. #include <asm/arch/display.h>
  19. #include <asm/arch/dram.h>
  20. #include <asm/arch/gpio.h>
  21. #include <asm/arch/mmc.h>
  22. #include <asm/arch/usb_phy.h>
  23. #include <asm/gpio.h>
  24. #include <asm/io.h>
  25. #include <nand.h>
  26. #include <net.h>
  27. #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
  28. /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
  29. int soft_i2c_gpio_sda;
  30. int soft_i2c_gpio_scl;
  31. static int soft_i2c_board_init(void)
  32. {
  33. int ret;
  34. soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
  35. if (soft_i2c_gpio_sda < 0) {
  36. printf("Error invalid soft i2c sda pin: '%s', err %d\n",
  37. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
  38. return soft_i2c_gpio_sda;
  39. }
  40. ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
  41. if (ret) {
  42. printf("Error requesting soft i2c sda pin: '%s', err %d\n",
  43. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
  44. return ret;
  45. }
  46. soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
  47. if (soft_i2c_gpio_scl < 0) {
  48. printf("Error invalid soft i2c scl pin: '%s', err %d\n",
  49. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
  50. return soft_i2c_gpio_scl;
  51. }
  52. ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
  53. if (ret) {
  54. printf("Error requesting soft i2c scl pin: '%s', err %d\n",
  55. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
  56. return ret;
  57. }
  58. return 0;
  59. }
  60. #else
  61. static int soft_i2c_board_init(void) { return 0; }
  62. #endif
  63. DECLARE_GLOBAL_DATA_PTR;
  64. /* add board specific code here */
  65. int board_init(void)
  66. {
  67. int id_pfr1, ret;
  68. gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
  69. asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
  70. debug("id_pfr1: 0x%08x\n", id_pfr1);
  71. /* Generic Timer Extension available? */
  72. if ((id_pfr1 >> 16) & 0xf) {
  73. debug("Setting CNTFRQ\n");
  74. /* CNTFRQ == 24 MHz */
  75. asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000));
  76. }
  77. ret = axp_gpio_init();
  78. if (ret)
  79. return ret;
  80. /* Uses dm gpio code so do this here and not in i2c_init_board() */
  81. return soft_i2c_board_init();
  82. }
  83. int dram_init(void)
  84. {
  85. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
  86. return 0;
  87. }
  88. #if defined(CONFIG_NAND_SUNXI) && defined(CONFIG_SPL_BUILD)
  89. static void nand_pinmux_setup(void)
  90. {
  91. unsigned int pin;
  92. for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
  93. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  94. #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
  95. for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
  96. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  97. #endif
  98. /* sun4i / sun7i do have a PC23, but it is not used for nand,
  99. * only sun7i has a PC24 */
  100. #ifdef CONFIG_MACH_SUN7I
  101. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
  102. #endif
  103. }
  104. static void nand_clock_setup(void)
  105. {
  106. struct sunxi_ccm_reg *const ccm =
  107. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  108. setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
  109. #ifdef CONFIG_MACH_SUN9I
  110. setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
  111. #else
  112. setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
  113. #endif
  114. setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
  115. }
  116. void board_nand_init(void)
  117. {
  118. nand_pinmux_setup();
  119. nand_clock_setup();
  120. }
  121. #endif
  122. #ifdef CONFIG_GENERIC_MMC
  123. static void mmc_pinmux_setup(int sdc)
  124. {
  125. unsigned int pin;
  126. __maybe_unused int pins;
  127. switch (sdc) {
  128. case 0:
  129. /* SDC0: PF0-PF5 */
  130. for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
  131. sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
  132. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  133. sunxi_gpio_set_drv(pin, 2);
  134. }
  135. break;
  136. case 1:
  137. pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
  138. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  139. if (pins == SUNXI_GPIO_H) {
  140. /* SDC1: PH22-PH-27 */
  141. for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
  142. sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
  143. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  144. sunxi_gpio_set_drv(pin, 2);
  145. }
  146. } else {
  147. /* SDC1: PG0-PG5 */
  148. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  149. sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
  150. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  151. sunxi_gpio_set_drv(pin, 2);
  152. }
  153. }
  154. #elif defined(CONFIG_MACH_SUN5I)
  155. /* SDC1: PG3-PG8 */
  156. for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
  157. sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
  158. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  159. sunxi_gpio_set_drv(pin, 2);
  160. }
  161. #elif defined(CONFIG_MACH_SUN6I)
  162. /* SDC1: PG0-PG5 */
  163. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  164. sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
  165. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  166. sunxi_gpio_set_drv(pin, 2);
  167. }
  168. #elif defined(CONFIG_MACH_SUN8I)
  169. if (pins == SUNXI_GPIO_D) {
  170. /* SDC1: PD2-PD7 */
  171. for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
  172. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
  173. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  174. sunxi_gpio_set_drv(pin, 2);
  175. }
  176. } else {
  177. /* SDC1: PG0-PG5 */
  178. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  179. sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
  180. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  181. sunxi_gpio_set_drv(pin, 2);
  182. }
  183. }
  184. #endif
  185. break;
  186. case 2:
  187. pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
  188. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  189. /* SDC2: PC6-PC11 */
  190. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
  191. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  192. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  193. sunxi_gpio_set_drv(pin, 2);
  194. }
  195. #elif defined(CONFIG_MACH_SUN5I)
  196. if (pins == SUNXI_GPIO_E) {
  197. /* SDC2: PE4-PE9 */
  198. for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
  199. sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
  200. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  201. sunxi_gpio_set_drv(pin, 2);
  202. }
  203. } else {
  204. /* SDC2: PC6-PC15 */
  205. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  206. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  207. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  208. sunxi_gpio_set_drv(pin, 2);
  209. }
  210. }
  211. #elif defined(CONFIG_MACH_SUN6I)
  212. if (pins == SUNXI_GPIO_A) {
  213. /* SDC2: PA9-PA14 */
  214. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  215. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
  216. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  217. sunxi_gpio_set_drv(pin, 2);
  218. }
  219. } else {
  220. /* SDC2: PC6-PC15, PC24 */
  221. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  222. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  223. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  224. sunxi_gpio_set_drv(pin, 2);
  225. }
  226. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  227. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  228. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  229. }
  230. #elif defined(CONFIG_MACH_SUN8I)
  231. /* SDC2: PC5-PC6, PC8-PC16 */
  232. for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
  233. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  234. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  235. sunxi_gpio_set_drv(pin, 2);
  236. }
  237. for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
  238. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  239. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  240. sunxi_gpio_set_drv(pin, 2);
  241. }
  242. #endif
  243. break;
  244. case 3:
  245. pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
  246. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  247. /* SDC3: PI4-PI9 */
  248. for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
  249. sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
  250. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  251. sunxi_gpio_set_drv(pin, 2);
  252. }
  253. #elif defined(CONFIG_MACH_SUN6I)
  254. if (pins == SUNXI_GPIO_A) {
  255. /* SDC3: PA9-PA14 */
  256. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  257. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
  258. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  259. sunxi_gpio_set_drv(pin, 2);
  260. }
  261. } else {
  262. /* SDC3: PC6-PC15, PC24 */
  263. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  264. sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
  265. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  266. sunxi_gpio_set_drv(pin, 2);
  267. }
  268. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
  269. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  270. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  271. }
  272. #endif
  273. break;
  274. default:
  275. printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
  276. break;
  277. }
  278. }
  279. int board_mmc_init(bd_t *bis)
  280. {
  281. __maybe_unused struct mmc *mmc0, *mmc1;
  282. __maybe_unused char buf[512];
  283. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
  284. mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
  285. if (!mmc0)
  286. return -1;
  287. #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
  288. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  289. mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  290. if (!mmc1)
  291. return -1;
  292. #endif
  293. #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
  294. /*
  295. * On systems with an emmc (mmc2), figure out if we are booting from
  296. * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
  297. * are searched there first. Note we only do this for u-boot proper,
  298. * not for the SPL, see spl_boot_device().
  299. */
  300. if (!sunxi_mmc_has_egon_boot_signature(mmc0) &&
  301. sunxi_mmc_has_egon_boot_signature(mmc1)) {
  302. /* Booting from emmc / mmc2, swap */
  303. mmc0->block_dev.dev = 1;
  304. mmc1->block_dev.dev = 0;
  305. }
  306. #endif
  307. return 0;
  308. }
  309. #endif
  310. void i2c_init_board(void)
  311. {
  312. #ifdef CONFIG_I2C0_ENABLE
  313. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
  314. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
  315. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
  316. clock_twi_onoff(0, 1);
  317. #elif defined(CONFIG_MACH_SUN6I)
  318. sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
  319. sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
  320. clock_twi_onoff(0, 1);
  321. #elif defined(CONFIG_MACH_SUN8I)
  322. sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
  323. sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
  324. clock_twi_onoff(0, 1);
  325. #endif
  326. #endif
  327. #ifdef CONFIG_I2C1_ENABLE
  328. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  329. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
  330. sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
  331. clock_twi_onoff(1, 1);
  332. #elif defined(CONFIG_MACH_SUN5I)
  333. sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
  334. sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
  335. clock_twi_onoff(1, 1);
  336. #elif defined(CONFIG_MACH_SUN6I)
  337. sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
  338. sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
  339. clock_twi_onoff(1, 1);
  340. #elif defined(CONFIG_MACH_SUN8I)
  341. sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
  342. sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
  343. clock_twi_onoff(1, 1);
  344. #endif
  345. #endif
  346. #ifdef CONFIG_I2C2_ENABLE
  347. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  348. sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
  349. sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
  350. clock_twi_onoff(2, 1);
  351. #elif defined(CONFIG_MACH_SUN5I)
  352. sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
  353. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
  354. clock_twi_onoff(2, 1);
  355. #elif defined(CONFIG_MACH_SUN6I)
  356. sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
  357. sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
  358. clock_twi_onoff(2, 1);
  359. #elif defined(CONFIG_MACH_SUN8I)
  360. sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
  361. sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
  362. clock_twi_onoff(2, 1);
  363. #endif
  364. #endif
  365. #ifdef CONFIG_I2C3_ENABLE
  366. #if defined(CONFIG_MACH_SUN6I)
  367. sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
  368. sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
  369. clock_twi_onoff(3, 1);
  370. #elif defined(CONFIG_MACH_SUN7I)
  371. sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
  372. sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
  373. clock_twi_onoff(3, 1);
  374. #endif
  375. #endif
  376. #ifdef CONFIG_I2C4_ENABLE
  377. #if defined(CONFIG_MACH_SUN7I)
  378. sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
  379. sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
  380. clock_twi_onoff(4, 1);
  381. #endif
  382. #endif
  383. }
  384. #ifdef CONFIG_SPL_BUILD
  385. void sunxi_board_init(void)
  386. {
  387. int power_failed = 0;
  388. unsigned long ramsize;
  389. #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || defined CONFIG_AXP221_POWER
  390. power_failed = axp_init();
  391. #ifdef CONFIG_AXP221_POWER
  392. power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
  393. #endif
  394. power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
  395. power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
  396. #ifndef CONFIG_AXP209_POWER
  397. power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
  398. #endif
  399. #ifdef CONFIG_AXP221_POWER
  400. power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
  401. #endif
  402. #ifdef CONFIG_AXP221_POWER
  403. power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
  404. #endif
  405. power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
  406. #ifndef CONFIG_AXP152_POWER
  407. power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
  408. #endif
  409. #ifdef CONFIG_AXP209_POWER
  410. power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
  411. #endif
  412. #ifdef CONFIG_AXP221_POWER
  413. power_failed |= axp_set_dldo1(CONFIG_AXP_DLDO1_VOLT);
  414. power_failed |= axp_set_dldo2(CONFIG_AXP_DLDO2_VOLT);
  415. power_failed |= axp_set_dldo3(CONFIG_AXP_DLDO3_VOLT);
  416. power_failed |= axp_set_dldo4(CONFIG_AXP_DLDO4_VOLT);
  417. power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
  418. power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
  419. power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
  420. #endif
  421. #endif
  422. printf("DRAM:");
  423. ramsize = sunxi_dram_init();
  424. printf(" %lu MiB\n", ramsize >> 20);
  425. if (!ramsize)
  426. hang();
  427. /*
  428. * Only clock up the CPU to full speed if we are reasonably
  429. * assured it's being powered with suitable core voltage
  430. */
  431. if (!power_failed)
  432. clock_set_pll1(CONFIG_SYS_CLK_FREQ);
  433. else
  434. printf("Failed to set core voltage! Can't set CPU frequency\n");
  435. }
  436. #endif
  437. #ifdef CONFIG_USB_GADGET
  438. int g_dnl_board_usb_cable_connected(void)
  439. {
  440. return sunxi_usb_phy_vbus_detect(0);
  441. }
  442. #endif
  443. #ifdef CONFIG_SERIAL_TAG
  444. void get_board_serial(struct tag_serialnr *serialnr)
  445. {
  446. char *serial_string;
  447. unsigned long long serial;
  448. serial_string = getenv("serial#");
  449. if (serial_string) {
  450. serial = simple_strtoull(serial_string, NULL, 16);
  451. serialnr->high = (unsigned int) (serial >> 32);
  452. serialnr->low = (unsigned int) (serial & 0xffffffff);
  453. } else {
  454. serialnr->high = 0;
  455. serialnr->low = 0;
  456. }
  457. }
  458. #endif
  459. #if !defined(CONFIG_SPL_BUILD)
  460. #include <asm/arch/spl.h>
  461. /*
  462. * Check the SPL header for the "sunxi" variant. If found: parse values
  463. * that might have been passed by the loader ("fel" utility), and update
  464. * the environment accordingly.
  465. */
  466. static void parse_spl_header(const uint32_t spl_addr)
  467. {
  468. struct boot_file_head *spl = (void *)spl_addr;
  469. if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) == 0) {
  470. uint8_t spl_header_version = spl->spl_signature[3];
  471. if (spl_header_version == SPL_HEADER_VERSION) {
  472. if (spl->fel_script_address)
  473. setenv_hex("fel_scriptaddr",
  474. spl->fel_script_address);
  475. return;
  476. }
  477. printf("sunxi SPL version mismatch: expected %u, got %u\n",
  478. SPL_HEADER_VERSION, spl_header_version);
  479. }
  480. }
  481. #endif
  482. #ifdef CONFIG_MISC_INIT_R
  483. int misc_init_r(void)
  484. {
  485. char serial_string[17] = { 0 };
  486. unsigned int sid[4];
  487. uint8_t mac_addr[6];
  488. int ret;
  489. #if !defined(CONFIG_SPL_BUILD)
  490. setenv("fel_booted", NULL);
  491. setenv("fel_scriptaddr", NULL);
  492. /* determine if we are running in FEL mode */
  493. if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
  494. setenv("fel_booted", "1");
  495. parse_spl_header(SPL_ADDR);
  496. }
  497. #endif
  498. ret = sunxi_get_sid(sid);
  499. if (ret == 0 && sid[0] != 0 && sid[3] != 0) {
  500. if (!getenv("ethaddr")) {
  501. /* Non OUI / registered MAC address */
  502. mac_addr[0] = 0x02;
  503. mac_addr[1] = (sid[0] >> 0) & 0xff;
  504. mac_addr[2] = (sid[3] >> 24) & 0xff;
  505. mac_addr[3] = (sid[3] >> 16) & 0xff;
  506. mac_addr[4] = (sid[3] >> 8) & 0xff;
  507. mac_addr[5] = (sid[3] >> 0) & 0xff;
  508. eth_setenv_enetaddr("ethaddr", mac_addr);
  509. }
  510. if (!getenv("serial#")) {
  511. snprintf(serial_string, sizeof(serial_string),
  512. "%08x%08x", sid[0], sid[3]);
  513. setenv("serial#", serial_string);
  514. }
  515. }
  516. #ifndef CONFIG_MACH_SUN9I
  517. ret = sunxi_usb_phy_probe();
  518. if (ret)
  519. return ret;
  520. #endif
  521. sunxi_musb_board_init();
  522. return 0;
  523. }
  524. #endif
  525. #ifdef CONFIG_OF_BOARD_SETUP
  526. int ft_board_setup(void *blob, bd_t *bd)
  527. {
  528. #ifdef CONFIG_VIDEO_DT_SIMPLEFB
  529. return sunxi_simplefb_setup(blob);
  530. #endif
  531. }
  532. #endif /* CONFIG_OF_BOARD_SETUP */