spl.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /* Copyright 2014 Freescale Semiconductor, Inc.
  2. *
  3. * SPDX-License-Identifier: GPL-2.0+
  4. */
  5. #include <common.h>
  6. #include <malloc.h>
  7. #include <ns16550.h>
  8. #include <nand.h>
  9. #include <i2c.h>
  10. #include <mmc.h>
  11. #include <fsl_esdhc.h>
  12. #include <spi_flash.h>
  13. #include "../common/sleep.h"
  14. DECLARE_GLOBAL_DATA_PTR;
  15. phys_size_t get_effective_memsize(void)
  16. {
  17. return CONFIG_SYS_L3_SIZE;
  18. }
  19. unsigned long get_board_sys_clk(void)
  20. {
  21. return CONFIG_SYS_CLK_FREQ;
  22. }
  23. unsigned long get_board_ddr_clk(void)
  24. {
  25. return CONFIG_DDR_CLK_FREQ;
  26. }
  27. #if defined(CONFIG_SPL_MMC_BOOT)
  28. #define GPIO1_SD_SEL 0x00020000
  29. int board_mmc_getcd(struct mmc *mmc)
  30. {
  31. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  32. u32 val = in_be32(&pgpio->gpdat);
  33. /* GPIO1_14, 0: eMMC, 1: SD */
  34. val &= GPIO1_SD_SEL;
  35. return val ? -1 : 1;
  36. }
  37. int board_mmc_getwp(struct mmc *mmc)
  38. {
  39. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  40. u32 val = in_be32(&pgpio->gpdat);
  41. val &= GPIO1_SD_SEL;
  42. return val ? -1 : 0;
  43. }
  44. #endif
  45. void board_init_f(ulong bootflag)
  46. {
  47. u32 plat_ratio, sys_clk, ccb_clk;
  48. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  49. /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
  50. memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
  51. /* Update GD pointer */
  52. gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
  53. console_init_f();
  54. #ifdef CONFIG_DEEP_SLEEP
  55. /* disable the console if boot from deep sleep */
  56. if (is_warm_boot())
  57. fsl_dp_disable_console();
  58. #endif
  59. /* initialize selected port with appropriate baud rate */
  60. sys_clk = get_board_sys_clk();
  61. plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  62. ccb_clk = sys_clk * plat_ratio / 2;
  63. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  64. ccb_clk / 16 / CONFIG_BAUDRATE);
  65. #if defined(CONFIG_SPL_MMC_BOOT)
  66. puts("\nSD boot...\n");
  67. #elif defined(CONFIG_SPL_SPI_BOOT)
  68. puts("\nSPI boot...\n");
  69. #elif defined(CONFIG_SPL_NAND_BOOT)
  70. puts("\nNAND boot...\n");
  71. #endif
  72. relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
  73. }
  74. void board_init_r(gd_t *gd, ulong dest_addr)
  75. {
  76. bd_t *bd;
  77. bd = (bd_t *)(gd + sizeof(gd_t));
  78. memset(bd, 0, sizeof(bd_t));
  79. gd->bd = bd;
  80. bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
  81. bd->bi_memsize = CONFIG_SYS_L3_SIZE;
  82. probecpu();
  83. get_clocks();
  84. mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
  85. CONFIG_SPL_RELOC_MALLOC_SIZE);
  86. #ifdef CONFIG_SPL_NAND_BOOT
  87. nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  88. (uchar *)CONFIG_ENV_ADDR);
  89. #endif
  90. #ifdef CONFIG_SPL_MMC_BOOT
  91. mmc_initialize(bd);
  92. mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  93. (uchar *)CONFIG_ENV_ADDR);
  94. #endif
  95. #ifdef CONFIG_SPL_SPI_BOOT
  96. spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  97. (uchar *)CONFIG_ENV_ADDR);
  98. #endif
  99. gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
  100. gd->env_valid = 1;
  101. i2c_init_all();
  102. gd->ram_size = initdram(0);
  103. #ifdef CONFIG_SPL_MMC_BOOT
  104. mmc_boot();
  105. #elif defined(CONFIG_SPL_SPI_BOOT)
  106. spi_boot();
  107. #elif defined(CONFIG_SPL_NAND_BOOT)
  108. nand_boot();
  109. #endif
  110. }