ocotea.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * Copyright (C) 2004 PaulReynolds@lhsolutions.com
  3. *
  4. * (C) Copyright 2005
  5. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include "ocotea.h"
  11. #include <asm/processor.h>
  12. #include <spd_sdram.h>
  13. #include <asm/ppc4xx-emac.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. #define BOOT_SMALL_FLASH 32 /* 00100000 */
  16. #define FLASH_ONBD_N 2 /* 00000010 */
  17. #define FLASH_SRAM_SEL 1 /* 00000001 */
  18. long int fixed_sdram (void);
  19. void fpga_init (void);
  20. int board_early_init_f (void)
  21. {
  22. unsigned long mfr;
  23. unsigned char *fpga_base = (unsigned char *) CONFIG_SYS_FPGA_BASE;
  24. unsigned char switch_status;
  25. unsigned long cs0_base;
  26. unsigned long cs0_size;
  27. unsigned long cs0_twt;
  28. unsigned long cs2_base;
  29. unsigned long cs2_size;
  30. unsigned long cs2_twt;
  31. /*-------------------------------------------------------------------------+
  32. | Initialize EBC CONFIG
  33. +-------------------------------------------------------------------------*/
  34. mtebc(EBC0_CFG, EBC_CFG_LE_UNLOCK |
  35. EBC_CFG_PTD_ENABLE | EBC_CFG_RTC_64PERCLK |
  36. EBC_CFG_ATC_PREVIOUS | EBC_CFG_DTC_PREVIOUS |
  37. EBC_CFG_CTC_PREVIOUS | EBC_CFG_EMC_NONDEFAULT |
  38. EBC_CFG_PME_DISABLE | EBC_CFG_PR_32);
  39. /*-------------------------------------------------------------------------+
  40. | FPGA. Initialize bank 7 with default values.
  41. +-------------------------------------------------------------------------*/
  42. mtebc(PB7AP, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(7)|
  43. EBC_BXAP_BCE_DISABLE|
  44. EBC_BXAP_CSN_ENCODE(1)|EBC_BXAP_OEN_ENCODE(1)|
  45. EBC_BXAP_WBN_ENCODE(1)|EBC_BXAP_WBF_ENCODE(1)|
  46. EBC_BXAP_TH_ENCODE(1)|EBC_BXAP_RE_DISABLED|
  47. EBC_BXAP_BEM_WRITEONLY|
  48. EBC_BXAP_PEN_DISABLED);
  49. mtebc(PB7CR, EBC_BXCR_BAS_ENCODE(0x48300000)|
  50. EBC_BXCR_BS_1MB|EBC_BXCR_BU_RW|EBC_BXCR_BW_8BIT);
  51. /* read FPGA base register FPGA_REG0 */
  52. switch_status = *fpga_base;
  53. if (switch_status & 0x40) {
  54. cs0_base = 0xFFE00000;
  55. cs0_size = EBC_BXCR_BS_2MB;
  56. cs0_twt = 8;
  57. cs2_base = 0xFF800000;
  58. cs2_size = EBC_BXCR_BS_4MB;
  59. cs2_twt = 10;
  60. } else {
  61. cs0_base = 0xFFC00000;
  62. cs0_size = EBC_BXCR_BS_4MB;
  63. cs0_twt = 10;
  64. cs2_base = 0xFF800000;
  65. cs2_size = EBC_BXCR_BS_2MB;
  66. cs2_twt = 8;
  67. }
  68. /*-------------------------------------------------------------------------+
  69. | 1 MB FLASH / 1 MB SRAM. Initialize bank 0 with default values.
  70. +-------------------------------------------------------------------------*/
  71. mtebc(PB0AP, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(cs0_twt)|
  72. EBC_BXAP_BCE_DISABLE|
  73. EBC_BXAP_CSN_ENCODE(1)|EBC_BXAP_OEN_ENCODE(1)|
  74. EBC_BXAP_WBN_ENCODE(1)|EBC_BXAP_WBF_ENCODE(1)|
  75. EBC_BXAP_TH_ENCODE(1)|EBC_BXAP_RE_DISABLED|
  76. EBC_BXAP_BEM_WRITEONLY|
  77. EBC_BXAP_PEN_DISABLED);
  78. mtebc(PB0CR, EBC_BXCR_BAS_ENCODE(cs0_base)|
  79. cs0_size|EBC_BXCR_BU_RW|EBC_BXCR_BW_8BIT);
  80. /*-------------------------------------------------------------------------+
  81. | 8KB NVRAM/RTC. Initialize bank 1 with default values.
  82. +-------------------------------------------------------------------------*/
  83. mtebc(PB1AP, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(10)|
  84. EBC_BXAP_BCE_DISABLE|
  85. EBC_BXAP_CSN_ENCODE(1)|EBC_BXAP_OEN_ENCODE(1)|
  86. EBC_BXAP_WBN_ENCODE(1)|EBC_BXAP_WBF_ENCODE(1)|
  87. EBC_BXAP_TH_ENCODE(1)|EBC_BXAP_RE_DISABLED|
  88. EBC_BXAP_BEM_WRITEONLY|
  89. EBC_BXAP_PEN_DISABLED);
  90. mtebc(PB1CR, EBC_BXCR_BAS_ENCODE(0x48000000)|
  91. EBC_BXCR_BS_1MB|EBC_BXCR_BU_RW|EBC_BXCR_BW_8BIT);
  92. /*-------------------------------------------------------------------------+
  93. | 4 MB FLASH. Initialize bank 2 with default values.
  94. +-------------------------------------------------------------------------*/
  95. mtebc(PB2AP, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(cs2_twt)|
  96. EBC_BXAP_BCE_DISABLE|
  97. EBC_BXAP_CSN_ENCODE(1)|EBC_BXAP_OEN_ENCODE(1)|
  98. EBC_BXAP_WBN_ENCODE(1)|EBC_BXAP_WBF_ENCODE(1)|
  99. EBC_BXAP_TH_ENCODE(1)|EBC_BXAP_RE_DISABLED|
  100. EBC_BXAP_BEM_WRITEONLY|
  101. EBC_BXAP_PEN_DISABLED);
  102. mtebc(PB2CR, EBC_BXCR_BAS_ENCODE(cs2_base)|
  103. cs2_size|EBC_BXCR_BU_RW|EBC_BXCR_BW_8BIT);
  104. /*-------------------------------------------------------------------------+
  105. | FPGA. Initialize bank 7 with default values.
  106. +-------------------------------------------------------------------------*/
  107. mtebc(PB7AP, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(7)|
  108. EBC_BXAP_BCE_DISABLE|
  109. EBC_BXAP_CSN_ENCODE(1)|EBC_BXAP_OEN_ENCODE(1)|
  110. EBC_BXAP_WBN_ENCODE(1)|EBC_BXAP_WBF_ENCODE(1)|
  111. EBC_BXAP_TH_ENCODE(1)|EBC_BXAP_RE_DISABLED|
  112. EBC_BXAP_BEM_WRITEONLY|
  113. EBC_BXAP_PEN_DISABLED);
  114. mtebc(PB7CR, EBC_BXCR_BAS_ENCODE(0x48300000)|
  115. EBC_BXCR_BS_1MB|EBC_BXCR_BU_RW|EBC_BXCR_BW_8BIT);
  116. /*--------------------------------------------------------------------
  117. * Setup the interrupt controller polarities, triggers, etc.
  118. *-------------------------------------------------------------------*/
  119. /*
  120. * Because of the interrupt handling rework to handle 440GX interrupts
  121. * with the common code, we needed to change names of the UIC registers.
  122. * Here the new relationship:
  123. *
  124. * U-Boot name 440GX name
  125. * -----------------------
  126. * UIC0 UICB0
  127. * UIC1 UIC0
  128. * UIC2 UIC1
  129. * UIC3 UIC2
  130. */
  131. mtdcr (UIC1SR, 0xffffffff); /* clear all */
  132. mtdcr (UIC1ER, 0x00000000); /* disable all */
  133. mtdcr (UIC1CR, 0x00000009); /* SMI & UIC1 crit are critical */
  134. mtdcr (UIC1PR, 0xfffffe13); /* per ref-board manual */
  135. mtdcr (UIC1TR, 0x01c00008); /* per ref-board manual */
  136. mtdcr (UIC1VR, 0x00000001); /* int31 highest, base=0x000 */
  137. mtdcr (UIC1SR, 0xffffffff); /* clear all */
  138. mtdcr (UIC2SR, 0xffffffff); /* clear all */
  139. mtdcr (UIC2ER, 0x00000000); /* disable all */
  140. mtdcr (UIC2CR, 0x00000000); /* all non-critical */
  141. mtdcr (UIC2PR, 0xffffe0ff); /* per ref-board manual */
  142. mtdcr (UIC2TR, 0x00ffc000); /* per ref-board manual */
  143. mtdcr (UIC2VR, 0x00000001); /* int31 highest, base=0x000 */
  144. mtdcr (UIC2SR, 0xffffffff); /* clear all */
  145. mtdcr (UIC3SR, 0xffffffff); /* clear all */
  146. mtdcr (UIC3ER, 0x00000000); /* disable all */
  147. mtdcr (UIC3CR, 0x00000000); /* all non-critical */
  148. mtdcr (UIC3PR, 0xffffffff); /* per ref-board manual */
  149. mtdcr (UIC3TR, 0x00ff8c0f); /* per ref-board manual */
  150. mtdcr (UIC3VR, 0x00000001); /* int31 highest, base=0x000 */
  151. mtdcr (UIC3SR, 0xffffffff); /* clear all */
  152. mtdcr (UIC0SR, 0xfc000000); /* clear all */
  153. mtdcr (UIC0ER, 0x00000000); /* disable all */
  154. mtdcr (UIC0CR, 0x00000000); /* all non-critical */
  155. mtdcr (UIC0PR, 0xfc000000); /* */
  156. mtdcr (UIC0TR, 0x00000000); /* */
  157. mtdcr (UIC0VR, 0x00000001); /* */
  158. mfsdr (SDR0_MFR, mfr);
  159. mfr &= ~SDR0_MFR_ECS_MASK;
  160. /* mtsdr(SDR0_MFR, mfr); */
  161. fpga_init();
  162. return 0;
  163. }
  164. int checkboard (void)
  165. {
  166. char buf[64];
  167. int i = getenv_f("serial#", buf, sizeof(buf));
  168. printf ("Board: Ocotea - AMCC PPC440GX Evaluation Board");
  169. if (i > 0) {
  170. puts(", serial# ");
  171. puts(buf);
  172. }
  173. putc ('\n');
  174. return (0);
  175. }
  176. phys_size_t initdram (int board_type)
  177. {
  178. long dram_size = 0;
  179. #if defined(CONFIG_SPD_EEPROM)
  180. dram_size = spd_sdram ();
  181. #else
  182. dram_size = fixed_sdram ();
  183. #endif
  184. return dram_size;
  185. }
  186. #if !defined(CONFIG_SPD_EEPROM)
  187. /*************************************************************************
  188. * fixed sdram init -- doesn't use serial presence detect.
  189. *
  190. * Assumes: 128 MB, non-ECC, non-registered
  191. * PLB @ 133 MHz
  192. *
  193. ************************************************************************/
  194. long int fixed_sdram (void)
  195. {
  196. uint reg;
  197. /*--------------------------------------------------------------------
  198. * Setup some default
  199. *------------------------------------------------------------------*/
  200. mtsdram (SDRAM0_UABBA, 0x00000000); /* ubba=0 (default) */
  201. mtsdram (SDRAM0_SLIO, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  202. mtsdram (SDRAM0_DEVOPT, 0x00000000); /* dll=0 ds=0 (normal) */
  203. mtsdram (SDRAM0_WDDCTR, 0x00000000); /* wrcp=0 dcd=0 */
  204. mtsdram (SDRAM0_CLKTR, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */
  205. /*--------------------------------------------------------------------
  206. * Setup for board-specific specific mem
  207. *------------------------------------------------------------------*/
  208. /*
  209. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  210. */
  211. mtsdram (SDRAM0_B0CR, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  212. mtsdram (SDRAM0_TR0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */
  213. /* RA=10 RD=3 */
  214. mtsdram (SDRAM0_TR1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */
  215. mtsdram (SDRAM0_RTR, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */
  216. mtsdram (SDRAM0_CFG1, 0x00000000); /* Self-refresh exit, disable PM */
  217. udelay (400); /* Delay 200 usecs (min) */
  218. /*--------------------------------------------------------------------
  219. * Enable the controller, then wait for DCEN to complete
  220. *------------------------------------------------------------------*/
  221. mtsdram (SDRAM0_CFG0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */
  222. for (;;) {
  223. mfsdram (SDRAM0_MCSTS, reg);
  224. if (reg & 0x80000000)
  225. break;
  226. }
  227. return (128 * 1024 * 1024); /* 128 MB */
  228. }
  229. #endif /* !defined(CONFIG_SPD_EEPROM) */
  230. void fpga_init(void)
  231. {
  232. unsigned long group;
  233. unsigned long sdr0_pfc0;
  234. unsigned long sdr0_pfc1;
  235. unsigned long sdr0_cust0;
  236. unsigned long pvr;
  237. mfsdr (SDR0_PFC0, sdr0_pfc0);
  238. mfsdr (SDR0_PFC1, sdr0_pfc1);
  239. group = SDR0_PFC1_EPS_DECODE(sdr0_pfc1);
  240. pvr = get_pvr ();
  241. sdr0_pfc0 = (sdr0_pfc0 & ~SDR0_PFC0_GEIE_MASK) | SDR0_PFC0_GEIE_TRE;
  242. if ( ((pvr == PVR_440GX_RA) || (pvr == PVR_440GX_RB)) && ((group == 4) || (group == 5))) {
  243. sdr0_pfc0 = (sdr0_pfc0 & ~SDR0_PFC0_TRE_MASK) | SDR0_PFC0_TRE_DISABLE;
  244. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_CTEMS_MASK) | SDR0_PFC1_CTEMS_EMS;
  245. out8(FPGA_REG2, (in8(FPGA_REG2) & ~FPGA_REG2_EXT_INTFACE_MASK) |
  246. FPGA_REG2_EXT_INTFACE_ENABLE);
  247. mtsdr (SDR0_PFC0, sdr0_pfc0);
  248. mtsdr (SDR0_PFC1, sdr0_pfc1);
  249. } else {
  250. sdr0_pfc0 = (sdr0_pfc0 & ~SDR0_PFC0_TRE_MASK) | SDR0_PFC0_TRE_ENABLE;
  251. switch (group)
  252. {
  253. case 0:
  254. case 1:
  255. case 2:
  256. /* CPU trace A */
  257. out8(FPGA_REG2, (in8(FPGA_REG2) & ~FPGA_REG2_EXT_INTFACE_MASK) |
  258. FPGA_REG2_EXT_INTFACE_ENABLE);
  259. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_CTEMS_MASK) | SDR0_PFC1_CTEMS_EMS;
  260. mtsdr (SDR0_PFC0, sdr0_pfc0);
  261. mtsdr (SDR0_PFC1, sdr0_pfc1);
  262. break;
  263. case 3:
  264. case 4:
  265. case 5:
  266. case 6:
  267. /* CPU trace B - Over EBMI */
  268. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_CTEMS_MASK) | SDR0_PFC1_CTEMS_CPUTRACE;
  269. mtsdr (SDR0_PFC0, sdr0_pfc0);
  270. mtsdr (SDR0_PFC1, sdr0_pfc1);
  271. out8(FPGA_REG2, (in8(FPGA_REG2) & ~FPGA_REG2_EXT_INTFACE_MASK) |
  272. FPGA_REG2_EXT_INTFACE_DISABLE);
  273. break;
  274. }
  275. }
  276. /* Initialize the ethernet specific functions in the fpga */
  277. mfsdr(SDR0_PFC1, sdr0_pfc1);
  278. mfsdr(SDR0_CUST0, sdr0_cust0);
  279. if ( (SDR0_PFC1_EPS_DECODE(sdr0_pfc1) == 4) &&
  280. ((SDR0_CUST0_RGMII2_DECODE(sdr0_cust0) == RGMII_FER_GMII) ||
  281. (SDR0_CUST0_RGMII2_DECODE(sdr0_cust0) == RGMII_FER_TBI)))
  282. {
  283. if ((in8(FPGA_REG0) & FPGA_REG0_ECLS_MASK) == FPGA_REG0_ECLS_VER1)
  284. {
  285. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_ENET_MASK1) |
  286. FPGA_REG3_ENET_GROUP7);
  287. }
  288. else
  289. {
  290. if (SDR0_CUST0_RGMII2_DECODE(sdr0_cust0) == RGMII_FER_GMII)
  291. {
  292. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_ENET_MASK2) |
  293. FPGA_REG3_ENET_GROUP7);
  294. }
  295. else
  296. {
  297. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_ENET_MASK2) |
  298. FPGA_REG3_ENET_GROUP8);
  299. }
  300. }
  301. }
  302. else
  303. {
  304. if ((in8(FPGA_REG0) & FPGA_REG0_ECLS_MASK) == FPGA_REG0_ECLS_VER1)
  305. {
  306. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_ENET_MASK1) |
  307. FPGA_REG3_ENET_ENCODE1(SDR0_PFC1_EPS_DECODE(sdr0_pfc1)));
  308. }
  309. else
  310. {
  311. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_ENET_MASK2) |
  312. FPGA_REG3_ENET_ENCODE2(SDR0_PFC1_EPS_DECODE(sdr0_pfc1)));
  313. }
  314. }
  315. out8(FPGA_REG4, FPGA_REG4_GPHY_MODE10 |
  316. FPGA_REG4_GPHY_MODE100 | FPGA_REG4_GPHY_MODE1000 |
  317. FPGA_REG4_GPHY_FRC_DPLX | FPGA_REG4_CONNECT_PHYS);
  318. /* reset the gigabyte phy if necessary */
  319. if (SDR0_PFC1_EPS_DECODE(sdr0_pfc1) >= 3)
  320. {
  321. if ((in8(FPGA_REG0) & FPGA_REG0_ECLS_MASK) == FPGA_REG0_ECLS_VER1)
  322. {
  323. out8(FPGA_REG3, in8(FPGA_REG3) & ~FPGA_REG3_GIGABIT_RESET_DISABLE);
  324. udelay(10000);
  325. out8(FPGA_REG3, in8(FPGA_REG3) | FPGA_REG3_GIGABIT_RESET_DISABLE);
  326. }
  327. else
  328. {
  329. out8(FPGA_REG2, in8(FPGA_REG2) & ~FPGA_REG2_GIGABIT_RESET_DISABLE);
  330. udelay(10000);
  331. out8(FPGA_REG2, in8(FPGA_REG2) | FPGA_REG2_GIGABIT_RESET_DISABLE);
  332. }
  333. }
  334. /*
  335. * new Ocotea with Rev. F (pass 3) chips has SMII PHY reset
  336. */
  337. if ((in8(FPGA_REG0) & FPGA_REG0_ECLS_MASK) == FPGA_REG0_ECLS_VER2) {
  338. out8(FPGA_REG2, in8(FPGA_REG2) & ~FPGA_REG2_SMII_RESET_DISABLE);
  339. udelay(10000);
  340. out8(FPGA_REG2, in8(FPGA_REG2) | FPGA_REG2_SMII_RESET_DISABLE);
  341. }
  342. /* Turn off the LED's */
  343. out8(FPGA_REG3, (in8(FPGA_REG3) & ~FPGA_REG3_STAT_MASK) |
  344. FPGA_REG3_STAT_LED8_DISAB | FPGA_REG3_STAT_LED4_DISAB |
  345. FPGA_REG3_STAT_LED2_DISAB | FPGA_REG3_STAT_LED1_DISAB);
  346. return;
  347. }